xref: /OK3568_Linux_fs/u-boot/include/configs/ls2080ardb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2017 NXP
3*4882a593Smuzhiyun  * Copyright 2015 Freescale Semiconductor
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __LS2_RDB_H
9*4882a593Smuzhiyun #define __LS2_RDB_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "ls2080a_common.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #undef CONFIG_CONS_INDEX
14*4882a593Smuzhiyun #define CONFIG_CONS_INDEX       2
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
17*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
18*4882a593Smuzhiyun #define CONFIG_QIXIS_I2C_ACCESS
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EARLY_INIT
21*4882a593Smuzhiyun #define CONFIG_DISPLAY_BOARDINFO_LATE
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define I2C_MUX_CH_VOL_MONITOR		0xa
25*4882a593Smuzhiyun #define I2C_VOL_MONITOR_ADDR		0x38
26*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_READ
27*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_SET
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CONFIG_VID_FLS_ENV		"ls2080ardb_vdd_mv"
30*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
31*4882a593Smuzhiyun #define CONFIG_VID
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun /* step the IR regulator in 5mV increments */
34*4882a593Smuzhiyun #define IR_VDD_STEP_DOWN		5
35*4882a593Smuzhiyun #define IR_VDD_STEP_UP			5
36*4882a593Smuzhiyun /* The lowest and highest voltage allowed for LS2080ARDB */
37*4882a593Smuzhiyun #define VDD_MV_MIN			819
38*4882a593Smuzhiyun #define VDD_MV_MAX			1212
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #ifndef __ASSEMBLY__
41*4882a593Smuzhiyun unsigned long get_board_sys_clk(void);
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
45*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ		133333333
46*4882a593Smuzhiyun #define COUNTER_FREQUENCY_REAL		(CONFIG_SYS_CLK_FREQ/4)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CONFIG_DDR_SPD
49*4882a593Smuzhiyun #define CONFIG_DDR_ECC
50*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
51*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
52*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1	0x51
53*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2	0x52
54*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS3	0x53
55*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS4	0x54
56*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS5	0x55
57*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS6	0x56	/* dummy address */
58*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
59*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM	0	/* SPD on I2C bus 0 */
60*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR		2
61*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL		4
62*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
63*4882a593Smuzhiyun #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR	1
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun #define CONFIG_FSL_DDR_BIST	/* enable built-in memory test */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* SATA */
68*4882a593Smuzhiyun #define CONFIG_LIBATA
69*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI
70*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI_PLAT
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define CONFIG_SYS_SATA1			AHCI_BASE_ADDR1
73*4882a593Smuzhiyun #define CONFIG_SYS_SATA2			AHCI_BASE_ADDR2
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID		1
76*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN			1
77*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE		(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
78*4882a593Smuzhiyun 						CONFIG_SYS_SCSI_MAX_LUN)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #ifndef CONFIG_FSL_QSPI
81*4882a593Smuzhiyun /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
84*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128*1024*1024)
85*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK_EARLY	IFC_AMASK(64*1024*1024)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR					\
88*4882a593Smuzhiyun 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
89*4882a593Smuzhiyun 	CSPR_PORT_SIZE_16					| \
90*4882a593Smuzhiyun 	CSPR_MSEL_NOR						| \
91*4882a593Smuzhiyun 	CSPR_V)
92*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EARLY				\
93*4882a593Smuzhiyun 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)	| \
94*4882a593Smuzhiyun 	CSPR_PORT_SIZE_16					| \
95*4882a593Smuzhiyun 	CSPR_MSEL_NOR						| \
96*4882a593Smuzhiyun 	CSPR_V)
97*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(12)
98*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
99*4882a593Smuzhiyun 				FTIM0_NOR_TEADC(0x5) | \
100*4882a593Smuzhiyun 				FTIM0_NOR_TEAHC(0x5))
101*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
102*4882a593Smuzhiyun 				FTIM1_NOR_TRAD_NOR(0x1a) |\
103*4882a593Smuzhiyun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
104*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
105*4882a593Smuzhiyun 				FTIM2_NOR_TCH(0x4) | \
106*4882a593Smuzhiyun 				FTIM2_NOR_TWPH(0x0E) | \
107*4882a593Smuzhiyun 				FTIM2_NOR_TWP(0x1c))
108*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3	0x04000000
109*4882a593Smuzhiyun #define CONFIG_SYS_IFC_CCR	0x01000000
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
112*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
113*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
114*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
115*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
116*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
119*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
120*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
121*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
124*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE,\
125*4882a593Smuzhiyun 					 CONFIG_SYS_FLASH_BASE + 0x40000000}
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC
129*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_ECCPOS	256
130*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_OOBFREE	2
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
133*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
134*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
135*4882a593Smuzhiyun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
136*4882a593Smuzhiyun 				| CSPR_V)
137*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
140*4882a593Smuzhiyun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
141*4882a593Smuzhiyun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
142*4882a593Smuzhiyun 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
143*4882a593Smuzhiyun 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
144*4882a593Smuzhiyun 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
145*4882a593Smuzhiyun 				| CSOR_NAND_PB(128))	/* Pages Per Block 128*/
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */
150*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x0e) | \
151*4882a593Smuzhiyun 					FTIM0_NAND_TWP(0x30)   | \
152*4882a593Smuzhiyun 					FTIM0_NAND_TWCHT(0x0e) | \
153*4882a593Smuzhiyun 					FTIM0_NAND_TWH(0x14))
154*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x64) | \
155*4882a593Smuzhiyun 					FTIM1_NAND_TWBE(0xab)  | \
156*4882a593Smuzhiyun 					FTIM1_NAND_TRR(0x1c)   | \
157*4882a593Smuzhiyun 					FTIM1_NAND_TRP(0x30))
158*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x1e) | \
159*4882a593Smuzhiyun 					FTIM2_NAND_TREH(0x14) | \
160*4882a593Smuzhiyun 					FTIM2_NAND_TWHRE(0x3c))
161*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3		0x0
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
164*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
165*4882a593Smuzhiyun #define CONFIG_MTD_NAND_VERIFY_WRITE
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
168*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
169*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH		0x06
170*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK		0x0f
171*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT		0
172*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK		0x00
173*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK		0x04
174*4882a593Smuzhiyun #define QIXIS_LBMAP_NAND		0x09
175*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET		0x31
176*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET_EN		0x30
177*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
178*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
179*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
180*4882a593Smuzhiyun #define QIXIS_RCW_SRC_NAND		0x119
181*4882a593Smuzhiyun #define	QIXIS_RST_FORCE_MEM		0x01
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT	(0x0)
184*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
185*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 \
186*4882a593Smuzhiyun 				| CSPR_MSEL_GPCM \
187*4882a593Smuzhiyun 				| CSPR_V)
188*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_FINAL	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
189*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 \
190*4882a593Smuzhiyun 				| CSPR_MSEL_GPCM \
191*4882a593Smuzhiyun 				| CSPR_V)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3	IFC_AMASK(64*1024)
194*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3	CSOR_GPCM_ADM_SHIFT(12)
195*4882a593Smuzhiyun /* QIXIS Timing parameters for IFC CS3 */
196*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
197*4882a593Smuzhiyun 					FTIM0_GPCM_TEADC(0x0e) | \
198*4882a593Smuzhiyun 					FTIM0_GPCM_TEAHC(0x0e))
199*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
200*4882a593Smuzhiyun 					FTIM1_GPCM_TRAD(0x3f))
201*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
202*4882a593Smuzhiyun 					FTIM2_GPCM_TCH(0xf) | \
203*4882a593Smuzhiyun 					FTIM2_GPCM_TWP(0x3E))
204*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3		0x0
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
207*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
208*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR_EARLY
209*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_FINAL		CONFIG_SYS_NOR0_CSPR
210*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
211*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
212*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
213*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
214*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
215*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
216*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
217*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
218*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
219*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
220*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
221*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
222*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
223*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(2048 * 1024)
226*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		0x20000
227*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
228*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO		0x80000
229*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	(1024 * 1024)
230*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	(512 * 1024)
231*4882a593Smuzhiyun #else
232*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
233*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR_EARLY
234*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_FINAL		CONFIG_SYS_NOR0_CSPR
235*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
236*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
237*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
238*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
239*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
240*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
241*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
242*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
243*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
244*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
245*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
246*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
247*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
248*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x300000)
251*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		0x20000
252*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* Debug Server firmware */
256*4882a593Smuzhiyun #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
257*4882a593Smuzhiyun #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR	0x580D00000ULL
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
262*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
263*4882a593Smuzhiyun #define QIXIS_QMAP_MASK			0x07
264*4882a593Smuzhiyun #define QIXIS_QMAP_SHIFT		5
265*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK		0x00
266*4882a593Smuzhiyun #define QIXIS_LBMAP_QSPI		0x00
267*4882a593Smuzhiyun #define QIXIS_RCW_SRC_QSPI		0x62
268*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK		0x20
269*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET		0x31
270*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
271*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
272*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
273*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK		0x0f
274*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET_EN		0x30
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * I2C
279*4882a593Smuzhiyun  */
280*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
281*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR		0x75
284*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI		0x75 /* Primary Mux*/
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /* I2C bus multiplexer */
287*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT      0x8
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* SPI */
290*4882a593Smuzhiyun #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
291*4882a593Smuzhiyun #define CONFIG_SPI_FLASH
292*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
293*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_STMICRO
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
296*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
297*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_STMICRO
298*4882a593Smuzhiyun #else
299*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_SPANSION
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun #define FSL_QSPI_FLASH_SIZE		SZ_64M	/* 64MB */
302*4882a593Smuzhiyun #define FSL_QSPI_FLASH_NUM		2
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun  * RTC configuration
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun #define RTC
310*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
311*4882a593Smuzhiyun #define CONFIG_RTC_PCF8563		1
312*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR         0x51
313*4882a593Smuzhiyun #else
314*4882a593Smuzhiyun #define CONFIG_RTC_DS3231               1
315*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* EEPROM */
319*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
320*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
321*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM	0
322*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
323*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
324*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
325*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define CONFIG_FSL_MEMAC
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #ifdef CONFIG_PCI
330*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*  MMC  */
334*4882a593Smuzhiyun #ifdef CONFIG_MMC
335*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
336*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun  * USB
343*4882a593Smuzhiyun  */
344*4882a593Smuzhiyun #define CONFIG_HAS_FSL_XHCI_USB
345*4882a593Smuzhiyun #define CONFIG_USB_XHCI_FSL
346*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT         2
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #undef CONFIG_CMDLINE_EDITING
349*4882a593Smuzhiyun #include <config_distro_defaults.h>
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES(func) \
352*4882a593Smuzhiyun 	func(USB, usb, 0) \
353*4882a593Smuzhiyun 	func(MMC, mmc, 0) \
354*4882a593Smuzhiyun 	func(SCSI, scsi, 0) \
355*4882a593Smuzhiyun 	func(DHCP, dhcp, na)
356*4882a593Smuzhiyun #include <config_distro_bootcmd.h>
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #ifdef CONFIG_QSPI_BOOT
359*4882a593Smuzhiyun #define MC_INIT_CMD				\
360*4882a593Smuzhiyun 	"mcinitcmd=env exists secureboot && "	\
361*4882a593Smuzhiyun 	"esbc_validate 0x20700000 && "		\
362*4882a593Smuzhiyun 	"esbc_validate 0x20740000;"		\
363*4882a593Smuzhiyun 	"fsl_mc start mc 0x20a00000 0x20e00000 \0"
364*4882a593Smuzhiyun #else
365*4882a593Smuzhiyun #define MC_INIT_CMD				\
366*4882a593Smuzhiyun 	"mcinitcmd=env exists secureboot && "	\
367*4882a593Smuzhiyun 	"esbc_validate 0x580700000 && "		\
368*4882a593Smuzhiyun 	"esbc_validate 0x580740000; "		\
369*4882a593Smuzhiyun 	"fsl_mc start mc 0x580a00000 0x580e00000 \0"
370*4882a593Smuzhiyun #endif
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* Initial environment variables */
373*4882a593Smuzhiyun #undef CONFIG_EXTRA_ENV_SETTINGS
374*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
375*4882a593Smuzhiyun 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
376*4882a593Smuzhiyun 	"ramdisk_addr=0x800000\0"		\
377*4882a593Smuzhiyun 	"ramdisk_size=0x2000000\0"		\
378*4882a593Smuzhiyun 	"fdt_high=0xa0000000\0"			\
379*4882a593Smuzhiyun 	"initrd_high=0xffffffffffffffff\0"	\
380*4882a593Smuzhiyun 	"fdt_addr=0x64f00000\0"			\
381*4882a593Smuzhiyun 	"kernel_addr=0x65000000\0"		\
382*4882a593Smuzhiyun 	"kernel_start=0x1000000\0"		\
383*4882a593Smuzhiyun 	"kernelheader_start=0x800000\0"		\
384*4882a593Smuzhiyun 	"scriptaddr=0x80000000\0"		\
385*4882a593Smuzhiyun 	"scripthdraddr=0x80080000\0"		\
386*4882a593Smuzhiyun 	"fdtheader_addr_r=0x80100000\0"		\
387*4882a593Smuzhiyun 	"kernelheader_addr_r=0x80200000\0"	\
388*4882a593Smuzhiyun 	"kernelheader_addr=0x580800000\0"	\
389*4882a593Smuzhiyun 	"kernel_addr_r=0x81000000\0"		\
390*4882a593Smuzhiyun 	"kernelheader_size=0x40000\0"		\
391*4882a593Smuzhiyun 	"fdt_addr_r=0x90000000\0"		\
392*4882a593Smuzhiyun 	"load_addr=0xa0000000\0"		\
393*4882a593Smuzhiyun 	"kernel_size=0x2800000\0"		\
394*4882a593Smuzhiyun 	"console=ttyAMA0,38400n8\0"		\
395*4882a593Smuzhiyun 	MC_INIT_CMD				\
396*4882a593Smuzhiyun 	BOOTENV					\
397*4882a593Smuzhiyun 	"boot_scripts=ls2088ardb_boot.scr\0"	\
398*4882a593Smuzhiyun 	"boot_script_hdr=hdr_ls2088ardb_bs.out\0"	\
399*4882a593Smuzhiyun 	"scan_dev_for_boot_part="		\
400*4882a593Smuzhiyun 		"part list ${devtype} ${devnum} devplist; "	\
401*4882a593Smuzhiyun 		"env exists devplist || setenv devplist 1; "	\
402*4882a593Smuzhiyun 		"for distro_bootpart in ${devplist}; do "	\
403*4882a593Smuzhiyun 			"if fstype ${devtype} "			\
404*4882a593Smuzhiyun 				"${devnum}:${distro_bootpart} "	\
405*4882a593Smuzhiyun 				"bootfstype; then "		\
406*4882a593Smuzhiyun 				"run scan_dev_for_boot; "	\
407*4882a593Smuzhiyun 			"fi; "					\
408*4882a593Smuzhiyun 		"done\0"					\
409*4882a593Smuzhiyun 	"scan_dev_for_boot="					\
410*4882a593Smuzhiyun 		"echo Scanning ${devtype} "			\
411*4882a593Smuzhiyun 			"${devnum}:${distro_bootpart}...; "	\
412*4882a593Smuzhiyun 		"for prefix in ${boot_prefixes}; do "		\
413*4882a593Smuzhiyun 			"run scan_dev_for_scripts; "		\
414*4882a593Smuzhiyun 		"done;\0"					\
415*4882a593Smuzhiyun 	"boot_a_script="					\
416*4882a593Smuzhiyun 		"load ${devtype} ${devnum}:${distro_bootpart} "	\
417*4882a593Smuzhiyun 			"${scriptaddr} ${prefix}${script}; "	\
418*4882a593Smuzhiyun 		"env exists secureboot && load ${devtype} "	\
419*4882a593Smuzhiyun 			"${devnum}:${distro_bootpart} "		\
420*4882a593Smuzhiyun 			"${scripthdraddr} ${prefix}${boot_script_hdr} "	\
421*4882a593Smuzhiyun 			"&& esbc_validate ${scripthdraddr};"	\
422*4882a593Smuzhiyun 		"source ${scriptaddr}\0"			\
423*4882a593Smuzhiyun 	"installer=load mmc 0:2 $load_addr "			\
424*4882a593Smuzhiyun 		"/flex_installer_arm64.itb; "			\
425*4882a593Smuzhiyun 		"bootm $load_addr#ls2088ardb\0"			\
426*4882a593Smuzhiyun 	"qspi_bootcmd=echo Trying load from qspi..;"		\
427*4882a593Smuzhiyun 		"sf probe && sf read $load_addr "		\
428*4882a593Smuzhiyun 		"$kernel_start $kernel_size ; env exists secureboot &&"	\
429*4882a593Smuzhiyun 		"sf read $kernelheader_addr_r $kernelheader_start "	\
430*4882a593Smuzhiyun 		"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
431*4882a593Smuzhiyun 		" bootm $load_addr#$board\0"			\
432*4882a593Smuzhiyun 	"nor_bootcmd=echo Trying load from nor..;"		\
433*4882a593Smuzhiyun 		"cp.b $kernel_addr $load_addr "			\
434*4882a593Smuzhiyun 		"$kernel_size ; env exists secureboot && "	\
435*4882a593Smuzhiyun 		"cp.b $kernelheader_addr $kernelheader_addr_r "	\
436*4882a593Smuzhiyun 		"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
437*4882a593Smuzhiyun 		"bootm $load_addr#$board\0"
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #undef CONFIG_BOOTCOMMAND
440*4882a593Smuzhiyun #ifdef CONFIG_QSPI_BOOT
441*4882a593Smuzhiyun /* Try to boot an on-QSPI kernel first, then do normal distro boot */
442*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND						\
443*4882a593Smuzhiyun 			"env exists mcinitcmd && env exists secureboot "\
444*4882a593Smuzhiyun 			"&& esbc_validate 0x20780000; "			\
445*4882a593Smuzhiyun 			"env exists mcinitcmd && "			\
446*4882a593Smuzhiyun 			"fsl_mc lazyapply dpl 0x20d00000; "		\
447*4882a593Smuzhiyun 			"run distro_bootcmd;run qspi_bootcmd; "		\
448*4882a593Smuzhiyun 			"env exists secureboot && esbc_halt; "
449*4882a593Smuzhiyun #else
450*4882a593Smuzhiyun /* Try to boot an on-NOR kernel first, then do normal distro boot */
451*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND						\
452*4882a593Smuzhiyun 			"env exists mcinitcmd && env exists secureboot "\
453*4882a593Smuzhiyun 			"&& esbc_validate 0x580780000; env exists mcinitcmd "\
454*4882a593Smuzhiyun 			"&& fsl_mc lazyapply dpl 0x580d00000;"		\
455*4882a593Smuzhiyun 			"run distro_bootcmd;run nor_bootcmd; "		\
456*4882a593Smuzhiyun 			"env exists secureboot && esbc_halt; "
457*4882a593Smuzhiyun #endif
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /* MAC/PHY configuration */
460*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
461*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
462*4882a593Smuzhiyun #define CONFIG_PHY_AQUANTIA
463*4882a593Smuzhiyun #define CONFIG_PHY_CORTINA
464*4882a593Smuzhiyun #define	CONFIG_SYS_CORTINA_FW_IN_NOR
465*4882a593Smuzhiyun #ifdef CONFIG_QSPI_BOOT
466*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR		0x20980000
467*4882a593Smuzhiyun #else
468*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR		0x580980000
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_LENGTH	0x40000
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define CORTINA_PHY_ADDR1	0x10
473*4882a593Smuzhiyun #define CORTINA_PHY_ADDR2	0x11
474*4882a593Smuzhiyun #define CORTINA_PHY_ADDR3	0x12
475*4882a593Smuzhiyun #define CORTINA_PHY_ADDR4	0x13
476*4882a593Smuzhiyun #define AQ_PHY_ADDR1		0x00
477*4882a593Smuzhiyun #define AQ_PHY_ADDR2		0x01
478*4882a593Smuzhiyun #define AQ_PHY_ADDR3		0x02
479*4882a593Smuzhiyun #define AQ_PHY_ADDR4		0x03
480*4882a593Smuzhiyun #define AQR405_IRQ_MASK		0x36
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define CONFIG_MII
483*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"DPMAC1@xgmii"
484*4882a593Smuzhiyun #define CONFIG_PHY_AQUANTIA
485*4882a593Smuzhiyun #endif
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h>
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #endif /* __LS2_RDB_H */
490