1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2017 NXP 3*4882a593Smuzhiyun * Copyright (C) 2014 Freescale Semiconductor 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __LS2_COMMON_H 9*4882a593Smuzhiyun #define __LS2_COMMON_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define CONFIG_REMAKE_ELF 12*4882a593Smuzhiyun #define CONFIG_FSL_LAYERSCAPE 13*4882a593Smuzhiyun #define CONFIG_MP 14*4882a593Smuzhiyun #define CONFIG_GICV3 15*4882a593Smuzhiyun #define CONFIG_FSL_TZPC_BP147 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #include <asm/arch/stream_id_lsch3.h> 18*4882a593Smuzhiyun #include <asm/arch/config.h> 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Link Definitions */ 21*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* We need architecture specific misc initializations */ 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Link Definitions */ 26*4882a593Smuzhiyun #ifndef CONFIG_QSPI_BOOT 27*4882a593Smuzhiyun #ifdef CONFIG_SPL 28*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80400000 29*4882a593Smuzhiyun #else 30*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x30100000 31*4882a593Smuzhiyun #endif 32*4882a593Smuzhiyun #else 33*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x20100000 34*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 35*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ 36*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x40000 37*4882a593Smuzhiyun #endif 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define CONFIG_SUPPORT_RAW_INITRD 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #ifndef CONFIG_SPL 44*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 45*4882a593Smuzhiyun #endif 46*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR4 47*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING 48*4882a593Smuzhiyun #endif 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 53*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 54*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 55*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 56*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL 57*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * SMP Definitinos 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun #define CPU_RELEASE_ADDR secondary_boot_func 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS 65*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR 66*4882a593Smuzhiyun #define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * DDR controller use 0 as the base address for binding. 69*4882a593Smuzhiyun * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access. 70*4882a593Smuzhiyun */ 71*4882a593Smuzhiyun #define CONFIG_SYS_DP_DDR_BASE_PHY 0 72*4882a593Smuzhiyun #define CONFIG_DP_DDR_CTRL 2 73*4882a593Smuzhiyun #define CONFIG_DP_DDR_NUM_CTRLS 1 74*4882a593Smuzhiyun #endif 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* Generic Timer Definitions */ 77*4882a593Smuzhiyun /* 78*4882a593Smuzhiyun * This is not an accurate number. It is used in start.S. The frequency 79*4882a593Smuzhiyun * will be udpated later when get_bus_freq(0) is available. 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* Size of malloc() pool */ 84*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* I2C */ 87*4882a593Smuzhiyun #define CONFIG_SYS_I2C 88*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC 89*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 90*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 91*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 92*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* Serial Port */ 95*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 96*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 97*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 98*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* IFC */ 103*4882a593Smuzhiyun #define CONFIG_FSL_IFC 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * During booting, IFC is mapped at the region of 0x30000000. 107*4882a593Smuzhiyun * But this region is limited to 256MB. To accommodate NOR, promjet 108*4882a593Smuzhiyun * and FPGA. This region is divided as below: 109*4882a593Smuzhiyun * 0x30000000 - 0x37ffffff : 128MB : NOR flash 110*4882a593Smuzhiyun * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet 111*4882a593Smuzhiyun * 0x3C000000 - 0x40000000 : 64MB : FPGA etc 112*4882a593Smuzhiyun * 113*4882a593Smuzhiyun * To accommodate bigger NOR flash and other devices, we will map IFC 114*4882a593Smuzhiyun * chip selects to as below: 115*4882a593Smuzhiyun * 0x5_1000_0000..0x5_1fff_ffff Memory Hole 116*4882a593Smuzhiyun * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB) 117*4882a593Smuzhiyun * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB 118*4882a593Smuzhiyun * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet) 119*4882a593Smuzhiyun * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet) 120*4882a593Smuzhiyun * 121*4882a593Smuzhiyun * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation. 122*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE has the final address (core view) 123*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 124*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 125*4882a593Smuzhiyun * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting 126*4882a593Smuzhiyun */ 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0x580000000ULL 129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000 130*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000 133*4882a593Smuzhiyun #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 136*4882a593Smuzhiyun unsigned long long get_qixis_addr(void); 137*4882a593Smuzhiyun #endif 138*4882a593Smuzhiyun #define QIXIS_BASE get_qixis_addr() 139*4882a593Smuzhiyun #define QIXIS_BASE_PHYS 0x20000000 140*4882a593Smuzhiyun #define QIXIS_BASE_PHYS_EARLY 0xC000000 141*4882a593Smuzhiyun #define QIXIS_STAT_PRES1 0xb 142*4882a593Smuzhiyun #define QIXIS_SDID_MASK 0x07 143*4882a593Smuzhiyun #define QIXIS_ESDHC_NO_ADAPTER 0x7 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0x530000000ULL 146*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* MC firmware */ 149*4882a593Smuzhiyun /* TODO Actual DPL max length needs to be confirmed with the MC FW team */ 150*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000 151*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000 152*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000 153*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000 154*4882a593Smuzhiyun /* For LS2085A */ 155*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000 156*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* Define phy_reset function to boot the MC based on mcinitcmd. 159*4882a593Smuzhiyun * This happens late enough to properly fixup u-boot env MAC addresses. 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun #define CONFIG_RESET_PHY_R 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* 164*4882a593Smuzhiyun * Carve out a DDR region which will not be used by u-boot/Linux 165*4882a593Smuzhiyun * 166*4882a593Smuzhiyun * It will be used by MC and Debug Server. The MC region must be 167*4882a593Smuzhiyun * 512MB aligned, so the min size to hide is 512MB. 168*4882a593Smuzhiyun */ 169*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET 170*4882a593Smuzhiyun #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024) 171*4882a593Smuzhiyun #endif 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Command line configuration */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* Miscellaneous configurable options */ 176*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Physical Memory Map */ 179*4882a593Smuzhiyun /* fixme: these need to be checked against the board */ 180*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 4 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 3 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define CONFIG_HWCONFIG 185*4882a593Smuzhiyun #define HWCONFIG_BUFFER_SIZE 128 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* Allow to overwrite serial and ethaddr */ 188*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* Initial environment variables */ 191*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 192*4882a593Smuzhiyun "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 193*4882a593Smuzhiyun "loadaddr=0x80100000\0" \ 194*4882a593Smuzhiyun "kernel_addr=0x100000\0" \ 195*4882a593Smuzhiyun "ramdisk_addr=0x800000\0" \ 196*4882a593Smuzhiyun "ramdisk_size=0x2000000\0" \ 197*4882a593Smuzhiyun "fdt_high=0xa0000000\0" \ 198*4882a593Smuzhiyun "initrd_high=0xffffffffffffffff\0" \ 199*4882a593Smuzhiyun "kernel_start=0x581000000\0" \ 200*4882a593Smuzhiyun "kernel_load=0xa0000000\0" \ 201*4882a593Smuzhiyun "kernel_size=0x2800000\0" \ 202*4882a593Smuzhiyun "console=ttyAMA0,38400n8\0" \ 203*4882a593Smuzhiyun "mcinitcmd=fsl_mc start mc 0x580a00000" \ 204*4882a593Smuzhiyun " 0x580e00000 \0" 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT 207*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "mmc read 0x80200000 0x6800 0x800;"\ 208*4882a593Smuzhiyun " fsl_mc apply dpl 0x80200000 &&" \ 209*4882a593Smuzhiyun " mmc read $kernel_load $kernel_start" \ 210*4882a593Smuzhiyun " $kernel_size && bootm $kernel_load" 211*4882a593Smuzhiyun #else 212*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \ 213*4882a593Smuzhiyun " cp.b $kernel_start $kernel_load" \ 214*4882a593Smuzhiyun " $kernel_size && bootm $kernel_load" 215*4882a593Smuzhiyun #endif 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* Monitor Command Prompt */ 218*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 219*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 220*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 221*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 222*4882a593Smuzhiyun #define CONFIG_SYS_MAXARGS 64 /* max command args */ 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 225*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000 226*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 227*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x16000 228*4882a593Smuzhiyun #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0) 229*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 230*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x1800a000 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 233*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000 234*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST 235*4882a593Smuzhiyun #endif 236*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000 237*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 238*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (640 * 1024) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #include <asm/arch/soc.h> 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #endif /* __LS2_COMMON_H */ 245