1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2016 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __LS1046AQDS_H__ 8*4882a593Smuzhiyun #define __LS1046AQDS_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include "ls1046a_common.h" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT) 13*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x82000000 14*4882a593Smuzhiyun #elif defined(CONFIG_QSPI_BOOT) 15*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x40100000 16*4882a593Smuzhiyun #else 17*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x60100000 18*4882a593Smuzhiyun #endif 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 21*4882a593Smuzhiyun unsigned long get_board_sys_clk(void); 22*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void); 23*4882a593Smuzhiyun #endif 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 26*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define CONFIG_LAYERSCAPE_NS_ACCESS 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 33*4882a593Smuzhiyun /* Physical Memory Map */ 34*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 4 35*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 2 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define CONFIG_DDR_SPD 38*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 39*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #ifndef CONFIG_SPL 42*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 43*4882a593Smuzhiyun #endif 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CONFIG_DDR_ECC 46*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 47*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 48*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 49*4882a593Smuzhiyun #endif 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* DSPI */ 52*4882a593Smuzhiyun #ifdef CONFIG_FSL_DSPI 53*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ 54*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_SST /* cs1 */ 55*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_EON /* cs2 */ 56*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 57*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_BUS 1 58*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_CS 0 59*4882a593Smuzhiyun #endif 60*4882a593Smuzhiyun #endif 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* QSPI */ 63*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 64*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI 65*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_SPANSION 66*4882a593Smuzhiyun #define FSL_QSPI_FLASH_SIZE (1 << 24) 67*4882a593Smuzhiyun #define FSL_QSPI_FLASH_NUM 2 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 72*4882a593Smuzhiyun #define CONFIG_FMAN_ENET 73*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE 74*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK 75*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G 76*4882a593Smuzhiyun #define RGMII_PHY1_ADDR 0x1 77*4882a593Smuzhiyun #define RGMII_PHY2_ADDR 0x2 78*4882a593Smuzhiyun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 79*4882a593Smuzhiyun #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 80*4882a593Smuzhiyun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 81*4882a593Smuzhiyun #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 82*4882a593Smuzhiyun /* PHY address on QSGMII riser card on slot 2 */ 83*4882a593Smuzhiyun #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8 84*4882a593Smuzhiyun #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9 85*4882a593Smuzhiyun #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA 86*4882a593Smuzhiyun #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB 87*4882a593Smuzhiyun #endif 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 90*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI \ 91*4882a593Smuzhiyun board/freescale/ls1046aqds/ls1046aqds_pbi.cfg 92*4882a593Smuzhiyun #endif 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 95*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 96*4882a593Smuzhiyun board/freescale/ls1046aqds/ls1046aqds_rcw_nand.cfg 97*4882a593Smuzhiyun #endif 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT 100*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT_QSPI 101*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 102*4882a593Smuzhiyun board/freescale/ls1046aqds/ls1046aqds_rcw_sd_qspi.cfg 103*4882a593Smuzhiyun #else 104*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 105*4882a593Smuzhiyun board/freescale/ls1046aqds/ls1046aqds_rcw_sd_ifc.cfg 106*4882a593Smuzhiyun #endif 107*4882a593Smuzhiyun #endif 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* IFC */ 110*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 111*4882a593Smuzhiyun #define CONFIG_FSL_IFC 112*4882a593Smuzhiyun /* 113*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE has the final address (core view) 114*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 115*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 116*4882a593Smuzhiyun * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0x60000000 119*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 120*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 123*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 124*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 125*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 127*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 128*4882a593Smuzhiyun #endif 129*4882a593Smuzhiyun #endif 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* LPUART */ 132*4882a593Smuzhiyun #ifdef CONFIG_LPUART 133*4882a593Smuzhiyun #define CONFIG_LPUART_32B_REG 134*4882a593Smuzhiyun #define CFG_UART_MUX_MASK 0x6 135*4882a593Smuzhiyun #define CFG_UART_MUX_SHIFT 1 136*4882a593Smuzhiyun #define CFG_LPUART_EN 0x2 137*4882a593Smuzhiyun #endif 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* USB */ 140*4882a593Smuzhiyun #define CONFIG_HAS_FSL_XHCI_USB 141*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB 142*4882a593Smuzhiyun #define CONFIG_USB_XHCI_FSL 143*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT 3 144*4882a593Smuzhiyun #endif 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* SATA */ 147*4882a593Smuzhiyun #define CONFIG_LIBATA 148*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI 149*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI_PLAT 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* EEPROM */ 152*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 153*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 154*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 0 155*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 156*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 157*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 158*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define CONFIG_SYS_SATA AHCI_BASE_ADDR 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 163*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN 1 164*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 165*4882a593Smuzhiyun CONFIG_SYS_SCSI_MAX_LUN) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * IFC Definitions 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 171*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 172*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 173*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 174*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 175*4882a593Smuzhiyun CSPR_V) 176*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 177*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 178*4882a593Smuzhiyun + 0x8000000) | \ 179*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 180*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 181*4882a593Smuzhiyun CSPR_V) 182*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 185*4882a593Smuzhiyun CSOR_NOR_TRHZ_80) 186*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 187*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 188*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 189*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 190*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1a) | \ 191*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 192*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 193*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 194*4882a593Smuzhiyun FTIM2_NOR_TWPH(0xe) | \ 195*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 196*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 199*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 200*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 201*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 204*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 205*4882a593Smuzhiyun CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 208*4882a593Smuzhiyun #define CONFIG_SYS_WRITE_SWAPPED_DATA 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun * NAND Flash Definitions 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0x7e800000 216*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 221*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 222*4882a593Smuzhiyun | CSPR_MSEL_NAND \ 223*4882a593Smuzhiyun | CSPR_V) 224*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 225*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 226*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 227*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \ 228*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 229*4882a593Smuzhiyun | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 230*4882a593Smuzhiyun | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 231*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 236*4882a593Smuzhiyun FTIM0_NAND_TWP(0x18) | \ 237*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x7) | \ 238*4882a593Smuzhiyun FTIM0_NAND_TWH(0xa)) 239*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 240*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x39) | \ 241*4882a593Smuzhiyun FTIM1_NAND_TRR(0xe) | \ 242*4882a593Smuzhiyun FTIM1_NAND_TRP(0x18)) 243*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 244*4882a593Smuzhiyun FTIM2_NAND_TREH(0xa) | \ 245*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x1e)) 246*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 0x0 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 249*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 250*4882a593Smuzhiyun #define CONFIG_MTD_NAND_VERIFY_WRITE 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024) 253*4882a593Smuzhiyun #endif 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 256*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x40000 /* block aligned */ 257*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 258*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 259*4882a593Smuzhiyun #endif 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 262*4882a593Smuzhiyun #define CONFIG_QIXIS_I2C_ACCESS 263*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EARLY_INIT 264*4882a593Smuzhiyun #endif 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* 267*4882a593Smuzhiyun * QIXIS Definitions 268*4882a593Smuzhiyun */ 269*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS 272*4882a593Smuzhiyun #define QIXIS_BASE 0x7fb00000 273*4882a593Smuzhiyun #define QIXIS_BASE_PHYS QIXIS_BASE 274*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 275*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH 6 276*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK 0x0f 277*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT 0 278*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK 0x00 279*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK 0x04 280*4882a593Smuzhiyun #define QIXIS_LBMAP_NAND 0x09 281*4882a593Smuzhiyun #define QIXIS_LBMAP_SD 0x00 282*4882a593Smuzhiyun #define QIXIS_LBMAP_SD_QSPI 0xff 283*4882a593Smuzhiyun #define QIXIS_LBMAP_QSPI 0xff 284*4882a593Smuzhiyun #define QIXIS_RCW_SRC_NAND 0x110 285*4882a593Smuzhiyun #define QIXIS_RCW_SRC_SD 0x040 286*4882a593Smuzhiyun #define QIXIS_RCW_SRC_QSPI 0x045 287*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET 0x41 288*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 289*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 290*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 293*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 294*4882a593Smuzhiyun CSPR_PORT_SIZE_8 | \ 295*4882a593Smuzhiyun CSPR_MSEL_GPCM | \ 296*4882a593Smuzhiyun CSPR_V) 297*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 298*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 299*4882a593Smuzhiyun CSOR_NOR_NOR_MODE_AVD_NOR | \ 300*4882a593Smuzhiyun CSOR_NOR_TRHZ_80) 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* 303*4882a593Smuzhiyun * QIXIS Timing parameters for IFC GPCM 304*4882a593Smuzhiyun */ 305*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \ 306*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x20) | \ 307*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x10)) 308*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \ 309*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 310*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \ 311*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 312*4882a593Smuzhiyun FTIM2_GPCM_TWP(0xf0)) 313*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM3 0x0 314*4882a593Smuzhiyun #endif 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 317*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 318*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 319*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 320*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 321*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 322*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 323*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 324*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 325*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 326*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 327*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 328*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 329*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 330*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 331*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 332*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 333*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 334*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 335*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 336*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 337*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 338*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 339*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 340*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 341*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 342*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 343*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 344*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 345*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 346*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 347*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 348*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 349*4882a593Smuzhiyun #else 350*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 351*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 352*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 353*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 354*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 355*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 356*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 357*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 358*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 359*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 360*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 361*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 362*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 363*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 364*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 365*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 366*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 367*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 368*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 369*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 370*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 371*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 372*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 373*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 374*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 375*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 376*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 377*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 378*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 379*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 380*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 381*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 382*4882a593Smuzhiyun #endif 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* 385*4882a593Smuzhiyun * I2C bus multiplexer 386*4882a593Smuzhiyun */ 387*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI 0x77 388*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */ 389*4882a593Smuzhiyun #define I2C_RETIMER_ADDR 0x18 390*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT 0x8 391*4882a593Smuzhiyun #define I2C_MUX_CH_CH7301 0xC 392*4882a593Smuzhiyun #define I2C_MUX_CH5 0xD 393*4882a593Smuzhiyun #define I2C_MUX_CH6 0xE 394*4882a593Smuzhiyun #define I2C_MUX_CH7 0xF 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define I2C_MUX_CH_VOL_MONITOR 0xa 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* Voltage monitor on channel 2*/ 399*4882a593Smuzhiyun #define I2C_VOL_MONITOR_ADDR 0x40 400*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 401*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 402*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define CONFIG_VID_FLS_ENV "ls1046aqds_vdd_mv" 405*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 406*4882a593Smuzhiyun #define CONFIG_VID 407*4882a593Smuzhiyun #endif 408*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_SET 409*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_INA220 410*4882a593Smuzhiyun /* The lowest and highest voltage allowed for LS1046AQDS */ 411*4882a593Smuzhiyun #define VDD_MV_MIN 819 412*4882a593Smuzhiyun #define VDD_MV_MAX 1212 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* 415*4882a593Smuzhiyun * Miscellaneous configurable options 416*4882a593Smuzhiyun */ 417*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 418*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 419*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x80000000 422*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x9fffffff 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #define CONFIG_SYS_HZ 1000 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \ 427*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* 432*4882a593Smuzhiyun * Environment 433*4882a593Smuzhiyun */ 434*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 437*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 438*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (24 * CONFIG_SYS_NAND_BLOCK_SIZE) 439*4882a593Smuzhiyun #elif defined(CONFIG_SD_BOOT) 440*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (3 * 1024 * 1024) 441*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 442*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 443*4882a593Smuzhiyun #elif defined(CONFIG_QSPI_BOOT) 444*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 445*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ 446*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 447*4882a593Smuzhiyun #else 448*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 449*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 450*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x20000 451*4882a593Smuzhiyun #endif 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #undef CONFIG_BOOTCOMMAND 456*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 457*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \ 458*4882a593Smuzhiyun "e0000 f00000 && bootm $kernel_load" 459*4882a593Smuzhiyun #else 460*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 461*4882a593Smuzhiyun "$kernel_size && bootm $kernel_load" 462*4882a593Smuzhiyun #endif 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 465*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=1550000.quadspi:2m(uboot)," \ 466*4882a593Smuzhiyun "14m(free)" 467*4882a593Smuzhiyun #else 468*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \ 469*4882a593Smuzhiyun "2m@0x100000(nor_bank0_uboot),"\ 470*4882a593Smuzhiyun "40m@0x1100000(nor_bank0_fit)," \ 471*4882a593Smuzhiyun "7m(nor_bank0_user)," \ 472*4882a593Smuzhiyun "2m@0x4100000(nor_bank4_uboot)," \ 473*4882a593Smuzhiyun "40m@0x5100000(nor_bank4_fit),"\ 474*4882a593Smuzhiyun "-(nor_bank4_user);" \ 475*4882a593Smuzhiyun "7e800000.flash:" \ 476*4882a593Smuzhiyun "4m(nand_uboot),36m(nand_kernel)," \ 477*4882a593Smuzhiyun "472m(nand_free);spi0.0:2m(uboot)," \ 478*4882a593Smuzhiyun "14m(free)" 479*4882a593Smuzhiyun #endif 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun #endif /* __LS1046AQDS_H__ */ 484