xref: /OK3568_Linux_fs/u-boot/include/configs/ls1043ardb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Freescale Semiconductor
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __LS1043ARDB_H__
8*4882a593Smuzhiyun #define __LS1043ARDB_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "ls1043a_common.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT)
13*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x82000000
14*4882a593Smuzhiyun #else
15*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x60100000
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ		100000000
19*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ		100000000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CONFIG_LAYERSCAPE_NS_ACCESS
22*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
25*4882a593Smuzhiyun /* Physical Memory Map */
26*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	4
27*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		2
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM		0
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CONFIG_FSL_DDR_BIST
32*4882a593Smuzhiyun #ifndef CONFIG_SPL
33*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING
36*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
37*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL
40*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043ardb/ls1043ardb_pbi.cfg
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT
44*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_nand.cfg
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT
48*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_sd.cfg
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  * NOR Flash Definitions
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSPR_EXT		(0x0)
55*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128*1024*1024)
56*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSPR					\
57*4882a593Smuzhiyun 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
58*4882a593Smuzhiyun 	CSPR_PORT_SIZE_16					| \
59*4882a593Smuzhiyun 	CSPR_MSEL_NOR						| \
60*4882a593Smuzhiyun 	CSPR_V)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* NOR Flash Timing Params */
63*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
64*4882a593Smuzhiyun 					CSOR_NOR_TRHZ_80)
65*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x1) | \
66*4882a593Smuzhiyun 					FTIM0_NOR_TEADC(0x1) | \
67*4882a593Smuzhiyun 					FTIM0_NOR_TAVDS(0x0) | \
68*4882a593Smuzhiyun 					FTIM0_NOR_TEAHC(0xc))
69*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x1c) | \
70*4882a593Smuzhiyun 					FTIM1_NOR_TRAD_NOR(0xb) | \
71*4882a593Smuzhiyun 					FTIM1_NOR_TSEQRAD_NOR(0x9))
72*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x1) | \
73*4882a593Smuzhiyun 					FTIM2_NOR_TCH(0x4) | \
74*4882a593Smuzhiyun 					FTIM2_NOR_TWPH(0x8) | \
75*4882a593Smuzhiyun 					FTIM2_NOR_TWP(0x10))
76*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3		0
77*4882a593Smuzhiyun #define CONFIG_SYS_IFC_CCR		0x01000000
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
80*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
81*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
82*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
85*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
88*4882a593Smuzhiyun #define CONFIG_SYS_WRITE_SWAPPED_DATA
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * NAND Flash Definitions
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #ifndef SPL_NO_IFC
94*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0x7e800000
98*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
101*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
102*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8	\
103*4882a593Smuzhiyun 				| CSPR_MSEL_NAND	\
104*4882a593Smuzhiyun 				| CSPR_V)
105*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
106*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
107*4882a593Smuzhiyun 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
108*4882a593Smuzhiyun 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
109*4882a593Smuzhiyun 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
110*4882a593Smuzhiyun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
111*4882a593Smuzhiyun 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */ \
112*4882a593Smuzhiyun 				| CSOR_NAND_PB(64))	/* 64 Pages Per Block */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x7) | \
117*4882a593Smuzhiyun 					FTIM0_NAND_TWP(0x18)   | \
118*4882a593Smuzhiyun 					FTIM0_NAND_TWCHT(0x7) | \
119*4882a593Smuzhiyun 					FTIM0_NAND_TWH(0xa))
120*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
121*4882a593Smuzhiyun 					FTIM1_NAND_TWBE(0x39)  | \
122*4882a593Smuzhiyun 					FTIM1_NAND_TRR(0xe)   | \
123*4882a593Smuzhiyun 					FTIM1_NAND_TRP(0x18))
124*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0xf) | \
125*4882a593Smuzhiyun 					FTIM2_NAND_TREH(0xa) | \
126*4882a593Smuzhiyun 					FTIM2_NAND_TWHRE(0x1e))
127*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3		0x0
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
130*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
131*4882a593Smuzhiyun #define CONFIG_MTD_NAND_VERIFY_WRITE
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT
136*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO		0x20000		/* block aligned */
137*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
138*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	(1024 << 10)
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun  * CPLD
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE		0x7fb00000
145*4882a593Smuzhiyun #define CPLD_BASE_PHYS			CONFIG_SYS_CPLD_BASE
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_CSPR_EXT	(0x0)
148*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
149*4882a593Smuzhiyun 					CSPR_PORT_SIZE_8 | \
150*4882a593Smuzhiyun 					CSPR_MSEL_GPCM | \
151*4882a593Smuzhiyun 					CSPR_V)
152*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_AMASK		IFC_AMASK(64 * 1024)
153*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
154*4882a593Smuzhiyun 					CSOR_NOR_NOR_MODE_AVD_NOR | \
155*4882a593Smuzhiyun 					CSOR_NOR_TRHZ_80)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* CPLD Timing parameters for IFC GPCM */
158*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
159*4882a593Smuzhiyun 					FTIM0_GPCM_TEADC(0xf) | \
160*4882a593Smuzhiyun 					FTIM0_GPCM_TEAHC(0xf))
161*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
162*4882a593Smuzhiyun 					FTIM1_GPCM_TRAD(0x3f))
163*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
164*4882a593Smuzhiyun 					FTIM2_GPCM_TCH(0xf) | \
165*4882a593Smuzhiyun 					FTIM2_GPCM_TWP(0xff))
166*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_FTIM3		0x0
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* IFC Timing Params */
169*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT
170*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
171*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
172*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
173*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
174*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
175*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
176*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
177*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR_CSPR_EXT
180*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
181*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
182*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
183*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
184*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
185*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
186*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
187*4882a593Smuzhiyun #else
188*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
189*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
190*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
191*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
192*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
193*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
194*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
195*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
198*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
199*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
200*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
201*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
202*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
203*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
204*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_CPLD_CSPR_EXT
208*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_CPLD_CSPR
209*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_CPLD_AMASK
210*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_CPLD_CSOR
211*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_CPLD_FTIM0
212*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_CPLD_FTIM1
213*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_CPLD_FTIM2
214*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_CPLD_FTIM3
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* EEPROM */
217*4882a593Smuzhiyun #ifndef SPL_NO_EEPROM
218*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
219*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
220*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM		0
221*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
222*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
223*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
224*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * Environment
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun #ifndef SPL_NO_ENV
231*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #if defined(CONFIG_NAND_BOOT)
235*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
236*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(24 * CONFIG_SYS_NAND_BLOCK_SIZE)
237*4882a593Smuzhiyun #elif defined(CONFIG_SD_BOOT)
238*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(3 * 1024 * 1024)
239*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV		0
240*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
241*4882a593Smuzhiyun #else
242*4882a593Smuzhiyun #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x300000)
243*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		0x20000
244*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x20000
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* FMan */
248*4882a593Smuzhiyun #ifndef SPL_NO_FMAN
249*4882a593Smuzhiyun #define AQR105_IRQ_MASK			0x40000000
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #ifdef CONFIG_NET
252*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE
253*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
257*4882a593Smuzhiyun #define CONFIG_FMAN_ENET
258*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
259*4882a593Smuzhiyun #define CONFIG_PHY_AQUANTIA
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define RGMII_PHY1_ADDR			0x1
262*4882a593Smuzhiyun #define RGMII_PHY2_ADDR			0x2
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define QSGMII_PORT1_PHY_ADDR		0x4
265*4882a593Smuzhiyun #define QSGMII_PORT2_PHY_ADDR		0x5
266*4882a593Smuzhiyun #define QSGMII_PORT3_PHY_ADDR		0x6
267*4882a593Smuzhiyun #define QSGMII_PORT4_PHY_ADDR		0x7
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define FM1_10GEC1_PHY_ADDR		0x1
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define CONFIG_ETHPRIME			"FM1@DTSEC3"
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* QE */
276*4882a593Smuzhiyun #ifndef SPL_NO_QE
277*4882a593Smuzhiyun #if !defined(CONFIG_NAND_BOOT) && !defined(CONFIG_QSPI_BOOT)
278*4882a593Smuzhiyun #define CONFIG_U_QE
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* USB */
283*4882a593Smuzhiyun #ifndef SPL_NO_USB
284*4882a593Smuzhiyun #define CONFIG_HAS_FSL_XHCI_USB
285*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
286*4882a593Smuzhiyun #define CONFIG_USB_XHCI_FSL
287*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT		3
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* SATA */
292*4882a593Smuzhiyun #ifndef SPL_NO_SATA
293*4882a593Smuzhiyun #define CONFIG_LIBATA
294*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI
295*4882a593Smuzhiyun #ifndef CONFIG_CMD_EXT2
296*4882a593Smuzhiyun #define CONFIG_CMD_EXT2
297*4882a593Smuzhiyun #endif
298*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID		2
299*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN			2
300*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE		(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
301*4882a593Smuzhiyun 						CONFIG_SYS_SCSI_MAX_LUN)
302*4882a593Smuzhiyun #define SCSI_VEND_ID 0x1b4b
303*4882a593Smuzhiyun #define SCSI_DEV_ID  0x9170
304*4882a593Smuzhiyun #define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h>
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #endif /* __LS1043ARDB_H__ */
310