1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2015 Freescale Semiconductor 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __LS1043A_COMMON_H 8*4882a593Smuzhiyun #define __LS1043A_COMMON_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* SPL build */ 11*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 12*4882a593Smuzhiyun #define SPL_NO_FMAN 13*4882a593Smuzhiyun #define SPL_NO_DSPI 14*4882a593Smuzhiyun #define SPL_NO_PCIE 15*4882a593Smuzhiyun #define SPL_NO_ENV 16*4882a593Smuzhiyun #define SPL_NO_MISC 17*4882a593Smuzhiyun #define SPL_NO_USB 18*4882a593Smuzhiyun #define SPL_NO_SATA 19*4882a593Smuzhiyun #define SPL_NO_QE 20*4882a593Smuzhiyun #define SPL_NO_EEPROM 21*4882a593Smuzhiyun #endif 22*4882a593Smuzhiyun #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT)) 23*4882a593Smuzhiyun #define SPL_NO_MMC 24*4882a593Smuzhiyun #endif 25*4882a593Smuzhiyun #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT)) 26*4882a593Smuzhiyun #define SPL_NO_IFC 27*4882a593Smuzhiyun #endif 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define CONFIG_REMAKE_ELF 30*4882a593Smuzhiyun #define CONFIG_FSL_LAYERSCAPE 31*4882a593Smuzhiyun #define CONFIG_MP 32*4882a593Smuzhiyun #define CONFIG_GICV2 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #include <asm/arch/stream_id_lsch2.h> 35*4882a593Smuzhiyun #include <asm/arch/config.h> 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* Link Definitions */ 38*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define CONFIG_SUPPORT_RAW_INITRD 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 45*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 46*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 47*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 48*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CPU_RELEASE_ADDR secondary_boot_func 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* Generic Timer Definitions */ 53*4882a593Smuzhiyun #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* Size of malloc() pool */ 56*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* Serial Port */ 59*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 60*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 61*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 62*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* SD boot SPL */ 67*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT 68*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 69*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x10000000 72*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x17000 73*4882a593Smuzhiyun #define CONFIG_SPL_STACK 0x1001e000 74*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x1d000 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 77*4882a593Smuzhiyun CONFIG_SYS_MONITOR_LEN) 78*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 79*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 80*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT 83*4882a593Smuzhiyun #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 84*4882a593Smuzhiyun /* 85*4882a593Smuzhiyun * HDR would be appended at end of image and copied to DDR along 86*4882a593Smuzhiyun * with U-Boot image. Here u-boot max. size is 512K. So if binary 87*4882a593Smuzhiyun * size increases then increase this size in case of secure boot as 88*4882a593Smuzhiyun * it uses raw u-boot image instead of fit image. 89*4882a593Smuzhiyun */ 90*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 91*4882a593Smuzhiyun #else 92*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x100000 93*4882a593Smuzhiyun #endif /* ifdef CONFIG_SECURE_BOOT */ 94*4882a593Smuzhiyun #endif 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* NAND SPL */ 97*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 98*4882a593Smuzhiyun #define CONFIG_SPL_PBL_PAD 99*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 100*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 101*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x10000000 102*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x1a000 103*4882a593Smuzhiyun #define CONFIG_SPL_STACK 0x1001d000 104*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 105*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 106*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 107*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 108*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 109*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT 112*4882a593Smuzhiyun #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 113*4882a593Smuzhiyun #endif /* ifdef CONFIG_SECURE_BOOT */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #ifdef CONFIG_U_BOOT_HDR_SIZE 116*4882a593Smuzhiyun /* 117*4882a593Smuzhiyun * HDR would be appended at end of image and copied to DDR along 118*4882a593Smuzhiyun * with U-Boot image. Here u-boot max. size is 512K. So if binary 119*4882a593Smuzhiyun * size increases then increase this size in case of secure boot as 120*4882a593Smuzhiyun * it uses raw u-boot image instead of fit image. 121*4882a593Smuzhiyun */ 122*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 123*4882a593Smuzhiyun #else 124*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x100000 125*4882a593Smuzhiyun #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #endif 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* IFC */ 130*4882a593Smuzhiyun #ifndef SPL_NO_IFC 131*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 132*4882a593Smuzhiyun #define CONFIG_FSL_IFC 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE has the final address (core view) 135*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 136*4882a593Smuzhiyun * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 137*4882a593Smuzhiyun * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 138*4882a593Smuzhiyun */ 139*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0x60000000 140*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 141*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 144*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 145*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 146*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 147*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 148*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 149*4882a593Smuzhiyun #endif 150*4882a593Smuzhiyun #endif 151*4882a593Smuzhiyun #endif 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* I2C */ 154*4882a593Smuzhiyun #define CONFIG_SYS_I2C 155*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC 156*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1 157*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2 158*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C3 159*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C4 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* PCIe */ 162*4882a593Smuzhiyun #ifndef SPL_NO_PCIE 163*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 164*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 165*4882a593Smuzhiyun #define CONFIG_PCIE3 /* PCIE controller 3 */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #ifdef CONFIG_PCI 168*4882a593Smuzhiyun #define CONFIG_NET_MULTI 169*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW 170*4882a593Smuzhiyun #endif 171*4882a593Smuzhiyun #endif 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Command line configuration */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* MMC */ 176*4882a593Smuzhiyun #ifndef SPL_NO_MMC 177*4882a593Smuzhiyun #ifdef CONFIG_MMC 178*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 179*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 180*4882a593Smuzhiyun #endif 181*4882a593Smuzhiyun #endif 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* DSPI */ 184*4882a593Smuzhiyun #ifndef SPL_NO_DSPI 185*4882a593Smuzhiyun #define CONFIG_FSL_DSPI 186*4882a593Smuzhiyun #ifdef CONFIG_FSL_DSPI 187*4882a593Smuzhiyun #define CONFIG_DM_SPI_FLASH 188*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ 189*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_SST /* cs1 */ 190*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_EON /* cs2 */ 191*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 192*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_BUS 1 193*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_CS 0 194*4882a593Smuzhiyun #endif 195*4882a593Smuzhiyun #endif 196*4882a593Smuzhiyun #endif 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* FMan ucode */ 199*4882a593Smuzhiyun #ifndef SPL_NO_FMAN 200*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN 201*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 202*4882a593Smuzhiyun #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 205*4882a593Smuzhiyun /* Store Fman ucode at offeset 0x900000(72 blocks). */ 206*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 207*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE) 208*4882a593Smuzhiyun #elif defined(CONFIG_SD_BOOT) 209*4882a593Smuzhiyun /* 210*4882a593Smuzhiyun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 211*4882a593Smuzhiyun * about 1MB (2040 blocks), Env is stored after the image, and the env size is 212*4882a593Smuzhiyun * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800). 213*4882a593Smuzhiyun */ 214*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 215*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) 216*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08) 217*4882a593Smuzhiyun #elif defined(CONFIG_QSPI_BOOT) 218*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 219*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 220*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 221*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 222*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 1000000 223*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0x03 224*4882a593Smuzhiyun #else 225*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 226*4882a593Smuzhiyun /* FMan fireware Pre-load address */ 227*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 228*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0x60940000 229*4882a593Smuzhiyun #endif 230*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 231*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 232*4882a593Smuzhiyun #endif 233*4882a593Smuzhiyun #endif 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* Miscellaneous configurable options */ 236*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define CONFIG_HWCONFIG 239*4882a593Smuzhiyun #define HWCONFIG_BUFFER_SIZE 128 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #ifndef SPL_NO_MISC 242*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 243*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \ 244*4882a593Smuzhiyun "5m(kernel),1m(dtb),9m(file_system)" 245*4882a593Smuzhiyun #else 246*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \ 247*4882a593Smuzhiyun "2m@0x100000(nor_bank0_uboot),"\ 248*4882a593Smuzhiyun "40m@0x1100000(nor_bank0_fit)," \ 249*4882a593Smuzhiyun "7m(nor_bank0_user)," \ 250*4882a593Smuzhiyun "2m@0x4100000(nor_bank4_uboot)," \ 251*4882a593Smuzhiyun "40m@0x5100000(nor_bank4_fit),"\ 252*4882a593Smuzhiyun "-(nor_bank4_user);" \ 253*4882a593Smuzhiyun "7e800000.flash:" \ 254*4882a593Smuzhiyun "1m(nand_uboot),1m(nand_uboot_env)," \ 255*4882a593Smuzhiyun "20m(nand_fit);spi0.0:1m(uboot)," \ 256*4882a593Smuzhiyun "5m(kernel),1m(dtb),9m(file_system)" 257*4882a593Smuzhiyun #endif 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #include <config_distro_defaults.h> 260*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 261*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES(func) \ 262*4882a593Smuzhiyun func(MMC, mmc, 0) \ 263*4882a593Smuzhiyun func(USB, usb, 0) 264*4882a593Smuzhiyun #include <config_distro_bootcmd.h> 265*4882a593Smuzhiyun #endif 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* Initial environment variables */ 268*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 269*4882a593Smuzhiyun "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 270*4882a593Smuzhiyun "fdt_high=0xffffffffffffffff\0" \ 271*4882a593Smuzhiyun "initrd_high=0xffffffffffffffff\0" \ 272*4882a593Smuzhiyun "fdt_addr=0x64f00000\0" \ 273*4882a593Smuzhiyun "kernel_addr=0x65000000\0" \ 274*4882a593Smuzhiyun "scriptaddr=0x80000000\0" \ 275*4882a593Smuzhiyun "scripthdraddr=0x80080000\0" \ 276*4882a593Smuzhiyun "fdtheader_addr_r=0x80100000\0" \ 277*4882a593Smuzhiyun "kernelheader_addr_r=0x80200000\0" \ 278*4882a593Smuzhiyun "kernel_addr_r=0x81000000\0" \ 279*4882a593Smuzhiyun "fdt_addr_r=0x90000000\0" \ 280*4882a593Smuzhiyun "load_addr=0xa0000000\0" \ 281*4882a593Smuzhiyun "kernel_size=0x2800000\0" \ 282*4882a593Smuzhiyun "console=ttyS0,115200\0" \ 283*4882a593Smuzhiyun "mtdparts=" MTDPARTS_DEFAULT "\0" \ 284*4882a593Smuzhiyun BOOTENV \ 285*4882a593Smuzhiyun "boot_scripts=ls1043ardb_boot.scr\0" \ 286*4882a593Smuzhiyun "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \ 287*4882a593Smuzhiyun "scan_dev_for_boot_part=" \ 288*4882a593Smuzhiyun "part list ${devtype} ${devnum} devplist; " \ 289*4882a593Smuzhiyun "env exists devplist || setenv devplist 1; " \ 290*4882a593Smuzhiyun "for distro_bootpart in ${devplist}; do " \ 291*4882a593Smuzhiyun "if fstype ${devtype} " \ 292*4882a593Smuzhiyun "${devnum}:${distro_bootpart} " \ 293*4882a593Smuzhiyun "bootfstype; then " \ 294*4882a593Smuzhiyun "run scan_dev_for_boot; " \ 295*4882a593Smuzhiyun "fi; " \ 296*4882a593Smuzhiyun "done\0" \ 297*4882a593Smuzhiyun "scan_dev_for_boot=" \ 298*4882a593Smuzhiyun "echo Scanning ${devtype} " \ 299*4882a593Smuzhiyun "${devnum}:${distro_bootpart}...; " \ 300*4882a593Smuzhiyun "for prefix in ${boot_prefixes}; do " \ 301*4882a593Smuzhiyun "run scan_dev_for_scripts; " \ 302*4882a593Smuzhiyun "done;\0" \ 303*4882a593Smuzhiyun "boot_a_script=" \ 304*4882a593Smuzhiyun "load ${devtype} ${devnum}:${distro_bootpart} " \ 305*4882a593Smuzhiyun "${scriptaddr} ${prefix}${script}; " \ 306*4882a593Smuzhiyun "env exists secureboot && load ${devtype} " \ 307*4882a593Smuzhiyun "${devnum}:${distro_bootpart} " \ 308*4882a593Smuzhiyun "${scripthdraddr} ${prefix}${boot_script_hdr} " \ 309*4882a593Smuzhiyun "&& esbc_validate ${scripthdraddr};" \ 310*4882a593Smuzhiyun "source ${scriptaddr}\0" \ 311*4882a593Smuzhiyun "installer=load mmc 0:2 $load_addr " \ 312*4882a593Smuzhiyun "/flex_installer_arm64.itb; " \ 313*4882a593Smuzhiyun "bootm $load_addr#ls1043ardb\0" \ 314*4882a593Smuzhiyun "qspi_bootcmd=echo Trying load from qspi..;" \ 315*4882a593Smuzhiyun "sf probe && sf read $load_addr " \ 316*4882a593Smuzhiyun "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \ 317*4882a593Smuzhiyun "nor_bootcmd=echo Trying load from nor..;" \ 318*4882a593Smuzhiyun "cp.b $kernel_addr $load_addr " \ 319*4882a593Smuzhiyun "$kernel_size && bootm $load_addr#$board\0" 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #undef CONFIG_BOOTCOMMAND 322*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 323*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \ 324*4882a593Smuzhiyun "&& esbc_halt; run qspi_bootcmd;" 325*4882a593Smuzhiyun #else 326*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \ 327*4882a593Smuzhiyun "&& esbc_halt; run nor_bootcmd;" 328*4882a593Smuzhiyun #endif 329*4882a593Smuzhiyun #endif 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* Monitor Command Prompt */ 332*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 333*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #ifndef SPL_NO_MISC 336*4882a593Smuzhiyun #ifndef CONFIG_CMDLINE_EDITING 337*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 338*4882a593Smuzhiyun #endif 339*4882a593Smuzhiyun #endif 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 342*4882a593Smuzhiyun #define CONFIG_SYS_MAXARGS 64 /* max command args */ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #include <asm/arch/soc.h> 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #endif /* __LS1043A_COMMON_H */ 349