1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __CONFIG_H 8*4882a593Smuzhiyun #define __CONFIG_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define CONFIG_ARMV7_PSCI_1_0 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CLK 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define CONFIG_DEEP_SLEEP 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* 21*4882a593Smuzhiyun * Size of malloc() pool 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 26*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 29*4882a593Smuzhiyun unsigned long get_board_sys_clk(void); 30*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void); 31*4882a593Smuzhiyun #endif 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 34*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 100000000 35*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 100000000 36*4882a593Smuzhiyun #define CONFIG_QIXIS_I2C_ACCESS 37*4882a593Smuzhiyun #else 38*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 39*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 40*4882a593Smuzhiyun #endif 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 43*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 44*4882a593Smuzhiyun #endif 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT 47*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT_QSPI 48*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 49*4882a593Smuzhiyun board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg 50*4882a593Smuzhiyun #else 51*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 52*4882a593Smuzhiyun board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg 53*4882a593Smuzhiyun #endif 54*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x10000000 57*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x1a000 58*4882a593Smuzhiyun #define CONFIG_SPL_STACK 0x1001d000 59*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x1c000 60*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x82000000 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 63*4882a593Smuzhiyun CONFIG_SYS_MONITOR_LEN) 64*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 65*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 66*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 67*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0xc0000 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #ifdef CONFIG_QSPI_BOOT 71*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x40100000 72*4882a593Smuzhiyun #endif 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT 75*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 76*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x10000000 79*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x1a000 80*4882a593Smuzhiyun #define CONFIG_SPL_STACK 0x1001d000 81*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x1c000 82*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x82000000 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 85*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 86*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE 2048 87*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 88*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 91*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 92*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 93*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 94*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x80000 95*4882a593Smuzhiyun #endif 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 98*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x60100000 99*4882a593Smuzhiyun #endif 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define CONFIG_DDR_SPD 104*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 105*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 108*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR4 109*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING 110*4882a593Smuzhiyun #endif 111*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 112*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 4 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 115*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define CONFIG_DDR_ECC 118*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 119*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 120*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 121*4882a593Smuzhiyun #endif 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 124*4882a593Smuzhiyun !defined(CONFIG_QSPI_BOOT) 125*4882a593Smuzhiyun #define CONFIG_U_QE 126*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 127*4882a593Smuzhiyun #endif 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * IFC Definitions 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 133*4882a593Smuzhiyun #define CONFIG_FSL_IFC 134*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0x60000000 135*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 138*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 139*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 140*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 141*4882a593Smuzhiyun CSPR_V) 142*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 143*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 144*4882a593Smuzhiyun + 0x8000000) | \ 145*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 146*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 147*4882a593Smuzhiyun CSPR_V) 148*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 151*4882a593Smuzhiyun CSOR_NOR_TRHZ_80) 152*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 153*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 154*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 155*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 156*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1a) | \ 157*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 158*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 159*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 160*4882a593Smuzhiyun FTIM2_NOR_TWPH(0xe) | \ 161*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 162*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 165*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 166*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 167*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 168*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 169*4882a593Smuzhiyun #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 170*4882a593Smuzhiyun #define CONFIG_SYS_WRITE_SWAPPED_DATA 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 173*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 174*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 175*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 178*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 179*4882a593Smuzhiyun CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* 182*4882a593Smuzhiyun * NAND Flash Definitions 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0x7e800000 187*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 192*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 193*4882a593Smuzhiyun | CSPR_MSEL_NAND \ 194*4882a593Smuzhiyun | CSPR_V) 195*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 196*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 197*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 198*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 199*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 200*4882a593Smuzhiyun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 201*4882a593Smuzhiyun | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 202*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 207*4882a593Smuzhiyun FTIM0_NAND_TWP(0x18) | \ 208*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x7) | \ 209*4882a593Smuzhiyun FTIM0_NAND_TWH(0xa)) 210*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 211*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x39) | \ 212*4882a593Smuzhiyun FTIM1_NAND_TRR(0xe) | \ 213*4882a593Smuzhiyun FTIM1_NAND_TRP(0x18)) 214*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 215*4882a593Smuzhiyun FTIM2_NAND_TREH(0xa) | \ 216*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x1e)) 217*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 0x0 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 220*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 223*4882a593Smuzhiyun #endif 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* 226*4882a593Smuzhiyun * QIXIS Definitions 227*4882a593Smuzhiyun */ 228*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS 231*4882a593Smuzhiyun #define QIXIS_BASE 0x7fb00000 232*4882a593Smuzhiyun #define QIXIS_BASE_PHYS QIXIS_BASE 233*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 234*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH 6 235*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK 0x0f 236*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT 0 237*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK 0x00 238*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK 0x04 239*4882a593Smuzhiyun #define QIXIS_PWR_CTL 0x21 240*4882a593Smuzhiyun #define QIXIS_PWR_CTL_POWEROFF 0x80 241*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET 0x44 242*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 243*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 244*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 245*4882a593Smuzhiyun #define QIXIS_CTL_SYS 0x5 246*4882a593Smuzhiyun #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c 247*4882a593Smuzhiyun #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04 248*4882a593Smuzhiyun #define QIXIS_RST_FORCE_3 0x45 249*4882a593Smuzhiyun #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80 250*4882a593Smuzhiyun #define QIXIS_PWR_CTL2 0x21 251*4882a593Smuzhiyun #define QIXIS_PWR_CTL2_PCTL 0x2 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 254*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 255*4882a593Smuzhiyun CSPR_PORT_SIZE_8 | \ 256*4882a593Smuzhiyun CSPR_MSEL_GPCM | \ 257*4882a593Smuzhiyun CSPR_V) 258*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 259*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 260*4882a593Smuzhiyun CSOR_NOR_NOR_MODE_AVD_NOR | \ 261*4882a593Smuzhiyun CSOR_NOR_TRHZ_80) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* 264*4882a593Smuzhiyun * QIXIS Timing parameters for IFC GPCM 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 267*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0xe) | \ 268*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0xe)) 269*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 270*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 271*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 272*4882a593Smuzhiyun FTIM2_GPCM_TCH(0xe) | \ 273*4882a593Smuzhiyun FTIM2_GPCM_TWP(0xf0)) 274*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_FTIM3 0x0 275*4882a593Smuzhiyun #endif 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #if defined(CONFIG_NAND_BOOT) 278*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 279*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 280*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 281*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 282*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 283*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 284*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 285*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 286*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 287*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 288*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 289*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 290*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 291*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 292*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 293*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 294*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 295*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 296*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 297*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 298*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 299*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 300*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 301*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 302*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 303*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 304*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 305*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 306*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 307*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 308*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 309*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 310*4882a593Smuzhiyun #else 311*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 312*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 313*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 314*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 315*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 316*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 317*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 318*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 319*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 320*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 321*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 322*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 323*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 324*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 325*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 326*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 327*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 328*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 329*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 330*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 331*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 332*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 333*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 334*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 335*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 336*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 337*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 338*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 339*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 340*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 341*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 342*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 343*4882a593Smuzhiyun #endif 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* 346*4882a593Smuzhiyun * Serial Port 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun #ifdef CONFIG_LPUART 349*4882a593Smuzhiyun #define CONFIG_LPUART_32B_REG 350*4882a593Smuzhiyun #else 351*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 352*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 353*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL 354*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 355*4882a593Smuzhiyun #endif 356*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_serial_clock() 357*4882a593Smuzhiyun #endif 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* 360*4882a593Smuzhiyun * I2C 361*4882a593Smuzhiyun */ 362*4882a593Smuzhiyun #define CONFIG_SYS_I2C 363*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC 364*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 365*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 366*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun /* 369*4882a593Smuzhiyun * I2C bus multiplexer 370*4882a593Smuzhiyun */ 371*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI 0x77 372*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT 0x8 373*4882a593Smuzhiyun #define I2C_MUX_CH_CH7301 0xC 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* 376*4882a593Smuzhiyun * MMC 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* SPI */ 381*4882a593Smuzhiyun #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 382*4882a593Smuzhiyun /* QSPI */ 383*4882a593Smuzhiyun #define QSPI0_AMBA_BASE 0x40000000 384*4882a593Smuzhiyun #define FSL_QSPI_FLASH_SIZE (1 << 24) 385*4882a593Smuzhiyun #define FSL_QSPI_FLASH_NUM 2 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* DSPI */ 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* DM SPI */ 390*4882a593Smuzhiyun #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 391*4882a593Smuzhiyun #define CONFIG_DM_SPI_FLASH 392*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_DATAFLASH 393*4882a593Smuzhiyun #endif 394*4882a593Smuzhiyun #endif 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* 397*4882a593Smuzhiyun * USB 398*4882a593Smuzhiyun */ 399*4882a593Smuzhiyun /* EHCI Support - disbaled by default */ 400*4882a593Smuzhiyun /*#define CONFIG_HAS_FSL_DR_USB*/ 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB 403*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 404*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 405*4882a593Smuzhiyun #endif 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /*XHCI Support - enabled by default*/ 408*4882a593Smuzhiyun #define CONFIG_HAS_FSL_XHCI_USB 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB 411*4882a593Smuzhiyun #define CONFIG_USB_XHCI_FSL 412*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 413*4882a593Smuzhiyun #endif 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* 416*4882a593Smuzhiyun * Video 417*4882a593Smuzhiyun */ 418*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_FSL_DCU_FB 419*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 420*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun #define CONFIG_FSL_DIU_CH7301 423*4882a593Smuzhiyun #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 424*4882a593Smuzhiyun #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 425*4882a593Smuzhiyun #define CONFIG_SYS_I2C_DVI_ADDR 0x75 426*4882a593Smuzhiyun #endif 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* 429*4882a593Smuzhiyun * eTSEC 430*4882a593Smuzhiyun */ 431*4882a593Smuzhiyun #define CONFIG_TSEC_ENET 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET 434*4882a593Smuzhiyun #define CONFIG_MII 435*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC 3 436*4882a593Smuzhiyun #define CONFIG_TSEC1 1 437*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 438*4882a593Smuzhiyun #define CONFIG_TSEC2 1 439*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 440*4882a593Smuzhiyun #define CONFIG_TSEC3 1 441*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC3" 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 1 444*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 2 445*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 3 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 448*4882a593Smuzhiyun #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 449*4882a593Smuzhiyun #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 452*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 453*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 460*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 461*4882a593Smuzhiyun #define CONFIG_HAS_ETH2 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define CONFIG_FSL_SGMII_RISER 1 464*4882a593Smuzhiyun #define SGMII_RISER_PHY_OFFSET 0x1b 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER 467*4882a593Smuzhiyun #define CONFIG_SYS_TBIPA_VALUE 8 468*4882a593Smuzhiyun #endif 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #endif 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun /* PCIe */ 473*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 474*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #ifdef CONFIG_PCI 477*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW 478*4882a593Smuzhiyun #endif 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 481*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun #define CONFIG_PEN_ADDR_BIG_ENDIAN 484*4882a593Smuzhiyun #define CONFIG_LAYERSCAPE_NS_ACCESS 485*4882a593Smuzhiyun #define CONFIG_SMP_PEN_ADDR 0x01ee0200 486*4882a593Smuzhiyun #define COUNTER_FREQUENCY 12500000 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define CONFIG_HWCONFIG 489*4882a593Smuzhiyun #define HWCONFIG_BUFFER_SIZE 256 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define CONFIG_FSL_DEVICE_DISABLE 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0x60940000 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #ifdef CONFIG_LPUART 497*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 498*4882a593Smuzhiyun "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 499*4882a593Smuzhiyun "fdt_high=0xffffffff\0" \ 500*4882a593Smuzhiyun "initrd_high=0xffffffff\0" \ 501*4882a593Smuzhiyun "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 502*4882a593Smuzhiyun #else 503*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 504*4882a593Smuzhiyun "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 505*4882a593Smuzhiyun "fdt_high=0xffffffff\0" \ 506*4882a593Smuzhiyun "initrd_high=0xffffffff\0" \ 507*4882a593Smuzhiyun "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 508*4882a593Smuzhiyun #endif 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* 511*4882a593Smuzhiyun * Miscellaneous configurable options 512*4882a593Smuzhiyun */ 513*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 514*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x80000000 517*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x9fffffff 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x82000000 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun #define CONFIG_LS102XA_STREAM_ID 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \ 524*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 525*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \ 526*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 529*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 530*4882a593Smuzhiyun #else 531*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 532*4882a593Smuzhiyun #endif 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* 535*4882a593Smuzhiyun * Environment 536*4882a593Smuzhiyun */ 537*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #if defined(CONFIG_SD_BOOT) 540*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x300000 541*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 542*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 543*4882a593Smuzhiyun #elif defined(CONFIG_QSPI_BOOT) 544*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 545*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ 546*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 547*4882a593Smuzhiyun #elif defined(CONFIG_NAND_BOOT) 548*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 549*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 550*4882a593Smuzhiyun #else 551*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 552*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 553*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 554*4882a593Smuzhiyun #endif 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 559*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun #endif 562