xref: /OK3568_Linux_fs/u-boot/include/configs/legoev3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 David Lechner <david@lechnology.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on da850evm.h
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on davinci_dvevm.h. Original Copyrights follow:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifndef __CONFIG_H
16*4882a593Smuzhiyun #define __CONFIG_H
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * SoC Configuration
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define CONFIG_MACH_DAVINCI_DA850_EVM
22*4882a593Smuzhiyun #define CONFIG_SOC_DA8XX		/* TI DA8xx SoC */
23*4882a593Smuzhiyun #define CONFIG_SOC_DA850		/* TI DA850 SoC */
24*4882a593Smuzhiyun #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
25*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ		clk_get(DAVINCI_ARM_CLKID)
26*4882a593Smuzhiyun #define CONFIG_SYS_OSCIN_FREQ		24000000
27*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE		DAVINCI_TIMER0_BASE
28*4882a593Smuzhiyun #define CONFIG_SYS_HZ_CLOCK		clk_get(DAVINCI_AUXCLK_CLKID)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0xc1080000
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * Memory Info
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	(0x10000 + 1*1024*1024) /* malloc() len */
36*4882a593Smuzhiyun #define PHYS_SDRAM_1		DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
37*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE	(64 << 20) /* SDRAM size 64MB */
38*4882a593Smuzhiyun #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* memtest start addr */
41*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	(PHYS_SDRAM_1 + 0x2000000)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* memtest will be run on 16MB */
44*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 	(PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS	1 /* we have 1 bank of DRAM */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (	\
49*4882a593Smuzhiyun 	DAVINCI_SYSCFG_SUSPSRC_TIMER0 |		\
50*4882a593Smuzhiyun 	DAVINCI_SYSCFG_SUSPSRC_SPI0 |		\
51*4882a593Smuzhiyun 	DAVINCI_SYSCFG_SUSPSRC_UART1 |		\
52*4882a593Smuzhiyun 	DAVINCI_SYSCFG_SUSPSRC_EMAC |		\
53*4882a593Smuzhiyun 	DAVINCI_SYSCFG_SUSPSRC_I2C)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * PLL configuration
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun #define CONFIG_SYS_DV_CLKMODE          0
59*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_POSTDIV  1
60*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV1  0x8000
61*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV2  0x8001
62*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV3  0x8002
63*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV4  0x8003
64*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV5  0x8002
65*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV6  CONFIG_SYS_DA850_PLL0_PLLDIV1
66*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV7  0x8005
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_POSTDIV  1
69*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV1  0x8000
70*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV2  0x8001
71*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV3  0x8002
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLM     24
74*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLM     21
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * DDR2 memory configuration
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
80*4882a593Smuzhiyun 					DV_DDR_PHY_EXT_STRBEN | \
81*4882a593Smuzhiyun 					(0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDBCR (		\
84*4882a593Smuzhiyun 	(1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |	\
85*4882a593Smuzhiyun 	(1 << DV_DDR_SDCR_DDREN_SHIFT) |	\
86*4882a593Smuzhiyun 	(1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |	\
87*4882a593Smuzhiyun 	(1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |	\
88*4882a593Smuzhiyun 	(0x3 << DV_DDR_SDCR_CL_SHIFT) |		\
89*4882a593Smuzhiyun 	(0x2 << DV_DDR_SDCR_IBANK_SHIFT) |	\
90*4882a593Smuzhiyun 	(0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
93*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDTIMR (		\
96*4882a593Smuzhiyun 	(14 << DV_DDR_SDTMR1_RFC_SHIFT) |	\
97*4882a593Smuzhiyun 	(2 << DV_DDR_SDTMR1_RP_SHIFT) |		\
98*4882a593Smuzhiyun 	(2 << DV_DDR_SDTMR1_RCD_SHIFT) |	\
99*4882a593Smuzhiyun 	(1 << DV_DDR_SDTMR1_WR_SHIFT) |		\
100*4882a593Smuzhiyun 	(5 << DV_DDR_SDTMR1_RAS_SHIFT) |	\
101*4882a593Smuzhiyun 	(8 << DV_DDR_SDTMR1_RC_SHIFT) |		\
102*4882a593Smuzhiyun 	(1 << DV_DDR_SDTMR1_RRD_SHIFT) |	\
103*4882a593Smuzhiyun 	(0 << DV_DDR_SDTMR1_WTR_SHIFT))
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (		\
106*4882a593Smuzhiyun 	(7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |	\
107*4882a593Smuzhiyun 	(0 << DV_DDR_SDTMR2_XP_SHIFT) |		\
108*4882a593Smuzhiyun 	(0 << DV_DDR_SDTMR2_ODT_SHIFT) |	\
109*4882a593Smuzhiyun 	(17 << DV_DDR_SDTMR2_XSNR_SHIFT) |	\
110*4882a593Smuzhiyun 	(199 << DV_DDR_SDTMR2_XSRD_SHIFT) |	\
111*4882a593Smuzhiyun 	(0 << DV_DDR_SDTMR2_RTP_SHIFT) |	\
112*4882a593Smuzhiyun 	(0 << DV_DDR_SDTMR2_CKE_SHIFT))
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
115*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * Serial Driver info
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
121*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	-4	/* NS16550 register size */
122*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	DAVINCI_UART1_BASE /* Base address of UART1 */
123*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK	clk_get(DAVINCI_UART2_CLKID)
124*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1		/* use UART0 for console */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CONFIG_SYS_SPI_BASE		DAVINCI_SPI0_BASE
127*4882a593Smuzhiyun #define CONFIG_SYS_SPI_CLK		clk_get(DAVINCI_SPI0_CLKID)
128*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED		50000000
129*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ		CONFIG_SF_DEFAULT_SPEED
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * I2C Configuration
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define CONFIG_SYS_I2C
135*4882a593Smuzhiyun #define CONFIG_SYS_I2C_DAVINCI
136*4882a593Smuzhiyun #define CONFIG_SYS_DAVINCI_I2C_SPEED		400000
137*4882a593Smuzhiyun #define CONFIG_SYS_DAVINCI_I2C_SLAVE   10 /* Bogus, master-only in U-Boot */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun  * U-Boot general configuration
141*4882a593Smuzhiyun  */
142*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage" /* Boot file name */
143*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size	*/
144*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
145*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	(PHYS_SDRAM_1 + 0x700000)
146*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
147*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
148*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
149*4882a593Smuzhiyun #define CONFIG_MX_CYCLIC
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  * Linux Information
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun #define LINUX_BOOT_PARAM_ADDR	(PHYS_SDRAM_1 + 0x100)
155*4882a593Smuzhiyun #define CONFIG_HWCONFIG		/* enable hwconfig */
156*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG
157*4882a593Smuzhiyun #define CONFIG_REVISION_TAG
158*4882a593Smuzhiyun #define CONFIG_SERIAL_TAG
159*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS
160*4882a593Smuzhiyun #define CONFIG_SETUP_INITRD_TAG
161*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \
162*4882a593Smuzhiyun 	"if mmc rescan; then " \
163*4882a593Smuzhiyun 		"if run loadbootscr; then " \
164*4882a593Smuzhiyun 			"run bootscript; " \
165*4882a593Smuzhiyun 		"else " \
166*4882a593Smuzhiyun 			"if run loadimage; then " \
167*4882a593Smuzhiyun 				"run mmcargs; " \
168*4882a593Smuzhiyun 				"run mmcboot; " \
169*4882a593Smuzhiyun 			"else " \
170*4882a593Smuzhiyun 				"run flashargs; " \
171*4882a593Smuzhiyun 				"run flashboot; " \
172*4882a593Smuzhiyun 			"fi; " \
173*4882a593Smuzhiyun 		"fi; " \
174*4882a593Smuzhiyun 	"else " \
175*4882a593Smuzhiyun 		"run flashargs; " \
176*4882a593Smuzhiyun 		"run flashboot; " \
177*4882a593Smuzhiyun 	"fi"
178*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
179*4882a593Smuzhiyun 	"hostname=EV3\0" \
180*4882a593Smuzhiyun 	"memsize=64M\0" \
181*4882a593Smuzhiyun 	"filesyssize=10M\0" \
182*4882a593Smuzhiyun 	"verify=n\0" \
183*4882a593Smuzhiyun 	"console=ttyS1,115200n8\0" \
184*4882a593Smuzhiyun 	"bootscraddr=0xC0600000\0" \
185*4882a593Smuzhiyun 	"loadaddr=0xC0007FC0\0" \
186*4882a593Smuzhiyun 	"filesysaddr=0xC1180000\0" \
187*4882a593Smuzhiyun 	"fwupdateboot=mw 0xFFFF1FFC 0x5555AAAA; reset\0" \
188*4882a593Smuzhiyun 	"mmcargs=setenv bootargs mem=${memsize} console=${console} root=/dev/mmcblk0p2 rw rootwait lpj=747520\0" \
189*4882a593Smuzhiyun 	"mmcboot=bootm ${loadaddr}\0" \
190*4882a593Smuzhiyun 	"flashargs=setenv bootargs mem=${memsize} initrd=${filesysaddr},${filesyssize} root=/dev/ram0 rw rootfstype=squashfs console=${console} lpj=747520\0" \
191*4882a593Smuzhiyun 	"flashboot=sf probe 0; sf read ${loadaddr} 0x50000 0x300000; sf read ${filesysaddr} 0x350000 0x960000; bootm ${loadaddr}\0" \
192*4882a593Smuzhiyun 	"loadimage=fatload mmc 0 ${loadaddr} uImage\0" \
193*4882a593Smuzhiyun 	"loadbootscr=fatload mmc 0 ${bootscraddr} boot.scr\0" \
194*4882a593Smuzhiyun 	"bootscript=source ${bootscraddr}\0" \
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #ifdef CONFIG_CMD_BDI
197*4882a593Smuzhiyun #define CONFIG_CLOCKS
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		(16 << 10)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* additions for new relocation code, must added to all boards */
203*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0xc0000000
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR		0x80010000
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #include <asm/arch/hardware.h>
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #endif /* __CONFIG_H */
210