xref: /OK3568_Linux_fs/u-boot/include/configs/km/kmp204x-common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2013 Keymile AG
3*4882a593Smuzhiyun  * Valentin Longchamp <valentin.longchamp@keymile.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _CONFIG_KMP204X_H
9*4882a593Smuzhiyun #define _CONFIG_KMP204X_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xfff40000
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_KM_DEF_NETDEV	"netdev=eth0\0"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* an additionnal option is required for UBI as subpage access is
16*4882a593Smuzhiyun  * supported in u-boot */
17*4882a593Smuzhiyun #define CONFIG_KM_UBI_PART_BOOT_OPTS		",2048"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CONFIG_NAND_ECC_BCH
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* common KM defines */
22*4882a593Smuzhiyun #include "keymile-common.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
25*4882a593Smuzhiyun #define CONFIG_RAMBOOT_PBL
26*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
27*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
28*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/keymile/kmp204x/pbi.cfg
29*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/keymile/kmp204x/rcw_kmp204x.cfg
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* High Level Configuration Options */
32*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
33*4882a593Smuzhiyun #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
34*4882a593Smuzhiyun #define CONFIG_MP			/* support multiple processors */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
37*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
38*4882a593Smuzhiyun #define CONFIG_PCIE1			/* PCIE controller 1 */
39*4882a593Smuzhiyun #define CONFIG_PCIE3			/* PCIE controller 3 */
40*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
41*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_RMAN		/* RMan */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Environment in SPI Flash */
46*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
47*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS              0
48*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS               0
49*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ           20000000
50*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE             0
51*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET               0x100000	/* 1MB for u-boot */
52*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x004000	/* 16K env */
53*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE            0x010000
54*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	0x110000
55*4882a593Smuzhiyun #define CONFIG_ENV_TOTAL_SIZE		0x020000
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #ifndef __ASSEMBLY__
60*4882a593Smuzhiyun unsigned long get_board_sys_clk(unsigned long dummy);
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING
68*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE
69*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
70*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define CONFIG_ADDR_MAP
75*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS	/* POST memory regions test */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  *  Config the L3 Cache as L3 SRAM
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
83*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
84*4882a593Smuzhiyun 		CONFIG_RAMBOOT_TEXT_BASE)
85*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE		(1024 << 10)
86*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR		0xf0000000
89*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * DDR Setup
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
95*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
96*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
99*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CONFIG_DDR_SPD
102*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM	0
105*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	0x54
106*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x100000	/* default load address */
109*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /******************************************************************************
112*4882a593Smuzhiyun  * (PRAM usage)
113*4882a593Smuzhiyun  * ... -------------------------------------------------------
114*4882a593Smuzhiyun  * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
115*4882a593Smuzhiyun  * ... |<------------------- pram -------------------------->|
116*4882a593Smuzhiyun  * ... -------------------------------------------------------
117*4882a593Smuzhiyun  * @END_OF_RAM:
118*4882a593Smuzhiyun  * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
119*4882a593Smuzhiyun  * @CONFIG_KM_PHRAM: address for /var
120*4882a593Smuzhiyun  * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
121*4882a593Smuzhiyun  * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* size of rootfs in RAM */
125*4882a593Smuzhiyun #define CONFIG_KM_ROOTFSSIZE	0x0
126*4882a593Smuzhiyun /* pseudo-non volatile RAM [hex] */
127*4882a593Smuzhiyun #define CONFIG_KM_PNVRAM	0x80000
128*4882a593Smuzhiyun /* physical RAM MTD size [hex] */
129*4882a593Smuzhiyun #define CONFIG_KM_PHRAM		0x100000
130*4882a593Smuzhiyun /* reserved pram area at the end of memory [hex]
131*4882a593Smuzhiyun  * u-boot reserves some memory for the MP boot page */
132*4882a593Smuzhiyun #define CONFIG_KM_RESERVED_PRAM	0x1000
133*4882a593Smuzhiyun /* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
134*4882a593Smuzhiyun  * is not valid yet, which is the case for when u-boot copies itself to RAM */
135*4882a593Smuzhiyun #define CONFIG_PRAM		((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM)>>10)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CONFIG_KM_CRAMFS_ADDR	0x2000000
138*4882a593Smuzhiyun #define CONFIG_KM_KERNEL_ADDR	0x1000000	/* max kernel size 15.5Mbytes */
139*4882a593Smuzhiyun #define CONFIG_KM_FDT_ADDR	0x1F80000	/* max dtb    size  0.5Mbytes */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun  * Local Bus Definitions
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Set the local bus clock 1/8 of plat clk, 2 clk delay LALE */
146*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_8 | LCRR_EADC_2)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Nand Flash */
149*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC
150*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xffa00000
151*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
154*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
155*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* NAND flash config */
158*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
159*4882a593Smuzhiyun 			       | BR_PS_8	       /* Port Size = 8 bit */ \
160*4882a593Smuzhiyun 			       | BR_MS_FCM	       /* MSEL = FCM */ \
161*4882a593Smuzhiyun 			       | BR_V)		       /* valid */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB	      /* length 256K */ \
164*4882a593Smuzhiyun 			       | OR_FCM_BCTLD	/* LBCTL not ass */	\
165*4882a593Smuzhiyun 			       | OR_FCM_SCY_1	/* 1 clk wait cycle */	\
166*4882a593Smuzhiyun 			       | OR_FCM_RST	/* 1 clk read setup */	\
167*4882a593Smuzhiyun 			       | OR_FCM_PGS	/* Large page size */	\
168*4882a593Smuzhiyun 			       | OR_FCM_CST)	/* 0.25 command setup */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
171*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* QRIO FPGA */
174*4882a593Smuzhiyun #define CONFIG_SYS_QRIO_BASE		0xfb000000
175*4882a593Smuzhiyun #define CONFIG_SYS_QRIO_BASE_PHYS	0xffb000000ull
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define CONFIG_SYS_QRIO_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE_PHYS) \
178*4882a593Smuzhiyun 				| BR_PS_8	/* Port Size 8 bits */ \
179*4882a593Smuzhiyun 				| BR_DECC_OFF	/* no error corr */ \
180*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
181*4882a593Smuzhiyun 				| BR_V)		/* valid */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CONFIG_SYS_QRIO_OR_PRELIM  (OR_AM_64KB	/* length 64K */ \
184*4882a593Smuzhiyun 				| OR_GPCM_BCTLD /* no LCTL assert */ \
185*4882a593Smuzhiyun 				| OR_GPCM_ACS_DIV4 /* LCS 1/4 clk after */ \
186*4882a593Smuzhiyun 				| OR_GPCM_SCY_2 /* 2 clk wait cycles */ \
187*4882a593Smuzhiyun 				| OR_GPCM_TRLX /* relaxed tmgs */ \
188*4882a593Smuzhiyun 				| OR_GPCM_EAD) /* extra bus clk cycles */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_QRIO_BR_PRELIM /* QRIO Base Address */
191*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_QRIO_OR_PRELIM /* QRIO Options */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* bootcounter in QRIO */
194*4882a593Smuzhiyun #define CONFIG_BOOTCOUNT_LIMIT
195*4882a593Smuzhiyun #define CONFIG_SYS_BOOTCOUNT_ADDR	(CONFIG_SYS_QRIO_BASE + 0x20)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
198*4882a593Smuzhiyun #define CONFIG_MISC_INIT_F
199*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
200*4882a593Smuzhiyun #define CONFIG_LAST_STAGE_INIT
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define CONFIG_HWCONFIG
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* define to use L1 as initial stack */
205*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM
206*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK
207*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
208*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
209*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
210*4882a593Smuzhiyun /* The assembler doesn't like typecast */
211*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
212*4882a593Smuzhiyun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
213*4882a593Smuzhiyun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
214*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
217*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
218*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
221*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
222*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8
225*4882a593Smuzhiyun  * open - index 2
226*4882a593Smuzhiyun  * shorted - index 1
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
229*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
230*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
231*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
234*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
235*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
236*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define CONFIG_KM_CONSOLE_TTY	"ttyS0"
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* I2C */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define CONFIG_SYS_I2C
243*4882a593Smuzhiyun #define CONFIG_SYS_I2C_INIT_BOARD
244*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED		100000 /* deblocking */
245*4882a593Smuzhiyun #define CONFIG_SYS_NUM_I2C_BUSES	3
246*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MAX_HOPS		1
247*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL		/* Use FSL I2C driver */
248*4882a593Smuzhiyun #define CONFIG_I2C_MULTI_BUS
249*4882a593Smuzhiyun #define CONFIG_I2C_CMD_TREE
250*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
251*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
252*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
253*4882a593Smuzhiyun #define CONFIG_SYS_I2C_BUSES	{	{0, {I2C_NULL_HOP} }, \
254*4882a593Smuzhiyun 					{0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \
255*4882a593Smuzhiyun 					{0, {{I2C_MUX_PCA9547, 0x70, 2 } } }, \
256*4882a593Smuzhiyun 				}
257*4882a593Smuzhiyun #ifndef __ASSEMBLY__
258*4882a593Smuzhiyun void set_sda(int state);
259*4882a593Smuzhiyun void set_scl(int state);
260*4882a593Smuzhiyun int get_sda(void);
261*4882a593Smuzhiyun int get_scl(void);
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define CONFIG_KM_IVM_BUS		1	/* I2C1 (Mux-Port 1)*/
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * eSPI - Enhanced SPI
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_BAR	/* 4 byte-addressing */
270*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED         20000000
271*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE          0
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun  * General PCI
275*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
276*4882a593Smuzhiyun  */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
279*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
280*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
281*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
282*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
283*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
284*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
285*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
286*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */
289*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
290*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
291*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
292*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
293*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8010000
294*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
295*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8010000ull
296*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Qman/Bman */
299*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
300*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS	10
301*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
302*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
303*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
304*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
305*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
306*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
307*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
308*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
309*4882a593Smuzhiyun 					CONFIG_SYS_BMAN_CENA_SIZE)
310*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
311*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
312*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS	10
313*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
314*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
315*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
316*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
317*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
318*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
319*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
320*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
321*4882a593Smuzhiyun 					CONFIG_SYS_QMAN_CENA_SIZE)
322*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
323*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN
326*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME
327*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver
328*4882a593Smuzhiyun  * env is stored at 0x100000, sector size is 0x10000, x2 (redundant)
329*4882a593Smuzhiyun  * ucode is stored after env, so we got 0x120000.
330*4882a593Smuzhiyun  */
331*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
332*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0x120000
333*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
334*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define CONFIG_FMAN_ENET
337*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
338*4882a593Smuzhiyun #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* RGMII (FM1@DTESC5) is used as debug itf, it's the only one configured */
345*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x11
346*4882a593Smuzhiyun #define CONFIG_SYS_TBIPA_VALUE	8
347*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"FM1@DTSEC5"
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun  * Environment
351*4882a593Smuzhiyun  */
352*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
353*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun  * Hardware Watchdog
357*4882a593Smuzhiyun  */
358*4882a593Smuzhiyun #define CONFIG_WATCHDOG			/* enable CPU watchdog */
359*4882a593Smuzhiyun #define CONFIG_WATCHDOG_PRESC 34	/* wdog prescaler 2^(64-34) (~10min) */
360*4882a593Smuzhiyun #define CONFIG_WATCHDOG_RC WRC_CHIP	/* reset chip on watchdog event */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun  * additionnal command line configuration.
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /* we don't need flash support */
368*4882a593Smuzhiyun #undef CONFIG_FLASH_CFI_MTD
369*4882a593Smuzhiyun #undef CONFIG_JFFS2_CMDLINE
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
373*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
374*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
375*4882a593Smuzhiyun  */
376*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
377*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB
380*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
381*4882a593Smuzhiyun #endif
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define __USB_PHY_TYPE	utmi
384*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun  * Environment Configuration
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
390*4882a593Smuzhiyun #ifndef CONFIG_KM_DEF_ENV		/* if not set by keymile-common.h */
391*4882a593Smuzhiyun #define CONFIG_KM_DEF_ENV "km-common=empty\0"
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #ifndef MTDIDS_DEFAULT
395*4882a593Smuzhiyun # define MTDIDS_DEFAULT		"nand0=fsl_elbc_nand"
396*4882a593Smuzhiyun #endif /* MTDIDS_DEFAULT */
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #ifndef MTDPARTS_DEFAULT
399*4882a593Smuzhiyun # define MTDPARTS_DEFAULT	"mtdparts="			\
400*4882a593Smuzhiyun 	"fsl_elbc_nand:"						\
401*4882a593Smuzhiyun 		"-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
402*4882a593Smuzhiyun #endif /* MTDPARTS_DEFAULT */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* architecture specific default bootargs */
405*4882a593Smuzhiyun #define CONFIG_KM_DEF_BOOT_ARGS_CPU		""
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* FIXME: FDT_ADDR is unspecified */
408*4882a593Smuzhiyun #define CONFIG_KM_DEF_ENV_CPU						\
409*4882a593Smuzhiyun 	"boot=bootm ${load_addr_r} - ${fdt_addr_r}\0"			\
410*4882a593Smuzhiyun 	"cramfsloadfdt="						\
411*4882a593Smuzhiyun 		"cramfsload ${fdt_addr_r} "				\
412*4882a593Smuzhiyun 		"fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0"		\
413*4882a593Smuzhiyun 	"fdt_addr_r=" __stringify(CONFIG_KM_FDT_ADDR) "\0"		\
414*4882a593Smuzhiyun 	"u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.pbl\0"		\
415*4882a593Smuzhiyun 	"update="							\
416*4882a593Smuzhiyun 		"sf probe 0;sf erase 0 +${filesize};"			\
417*4882a593Smuzhiyun 		"sf write ${load_addr_r} 0 ${filesize};\0"		\
418*4882a593Smuzhiyun 	"set_fdthigh=true\0"						\
419*4882a593Smuzhiyun 	"checkfdt=true\0"						\
420*4882a593Smuzhiyun 	""
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define CONFIG_HW_ENV_SETTINGS						\
423*4882a593Smuzhiyun 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline\0"			\
424*4882a593Smuzhiyun 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
425*4882a593Smuzhiyun 	"usb_dr_mode=host\0"
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define CONFIG_KM_NEW_ENV						\
428*4882a593Smuzhiyun 	"newenv=sf probe 0;"						\
429*4882a593Smuzhiyun 		"sf erase " __stringify(CONFIG_ENV_OFFSET) " "		\
430*4882a593Smuzhiyun 		__stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
433*4882a593Smuzhiyun #ifndef CONFIG_KM_DEF_ARCH
434*4882a593Smuzhiyun #define CONFIG_KM_DEF_ARCH	"arch=ppc_82xx\0"
435*4882a593Smuzhiyun #endif
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS					\
438*4882a593Smuzhiyun 	CONFIG_KM_DEF_ENV						\
439*4882a593Smuzhiyun 	CONFIG_KM_DEF_ARCH						\
440*4882a593Smuzhiyun 	CONFIG_KM_NEW_ENV						\
441*4882a593Smuzhiyun 	CONFIG_HW_ENV_SETTINGS						\
442*4882a593Smuzhiyun 	"EEprom_ivm=pca9547:70:9\0"					\
443*4882a593Smuzhiyun 	""
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #endif /* _CONFIG_KMP204X_H */
446