1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2012 Keymile AG 3*4882a593Smuzhiyun * Gerlando Falauto <gerlando.falauto@keymile.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Based on km8321-common.h, see respective copyright notice for credits 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __CONFIG_KM8309_COMMON_H 11*4882a593Smuzhiyun #define __CONFIG_KM8309_COMMON_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun * High Level Configuration Options 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun #define CONFIG_E300 1 /* E300 family */ 17*4882a593Smuzhiyun #define CONFIG_QE 1 /* Has QE */ 18*4882a593Smuzhiyun #define CONFIG_MPC830x 1 /* MPC830x family */ 19*4882a593Smuzhiyun #define CONFIG_MPC8309 1 /* MPC8309 CPU specific */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0" 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* include common defines/options for all 83xx Keymile boards */ 24*4882a593Smuzhiyun #include "km83xx-common.h" 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* QE microcode/firmware address */ 27*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 28*4882a593Smuzhiyun /* between the u-boot partition and env */ 29*4882a593Smuzhiyun #ifndef CONFIG_SYS_QE_FW_ADDR 30*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0xF00C0000 31*4882a593Smuzhiyun #endif 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* 34*4882a593Smuzhiyun * System IO Config 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun /* 0x14000180 SICR_1 */ 37*4882a593Smuzhiyun #define CONFIG_SYS_SICRL (0 \ 38*4882a593Smuzhiyun | SICR_1_UART1_UART1RTS \ 39*4882a593Smuzhiyun | SICR_1_I2C_CKSTOP \ 40*4882a593Smuzhiyun | SICR_1_IRQ_A_IRQ \ 41*4882a593Smuzhiyun | SICR_1_IRQ_B_IRQ \ 42*4882a593Smuzhiyun | SICR_1_GPIO_A_GPIO \ 43*4882a593Smuzhiyun | SICR_1_GPIO_B_GPIO \ 44*4882a593Smuzhiyun | SICR_1_GPIO_C_GPIO \ 45*4882a593Smuzhiyun | SICR_1_GPIO_D_GPIO \ 46*4882a593Smuzhiyun | SICR_1_GPIO_E_GPIO \ 47*4882a593Smuzhiyun | SICR_1_GPIO_F_GPIO \ 48*4882a593Smuzhiyun | SICR_1_USB_A_UART2S \ 49*4882a593Smuzhiyun | SICR_1_USB_B_UART2RTS \ 50*4882a593Smuzhiyun | SICR_1_FEC1_FEC1 \ 51*4882a593Smuzhiyun | SICR_1_FEC2_FEC2 \ 52*4882a593Smuzhiyun ) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* 0x00080400 SICR_2 */ 55*4882a593Smuzhiyun #define CONFIG_SYS_SICRH (0 \ 56*4882a593Smuzhiyun | SICR_2_FEC3_FEC3 \ 57*4882a593Smuzhiyun | SICR_2_HDLC1_A_HDLC1 \ 58*4882a593Smuzhiyun | SICR_2_ELBC_A_LA \ 59*4882a593Smuzhiyun | SICR_2_ELBC_B_LCLK \ 60*4882a593Smuzhiyun | SICR_2_HDLC2_A_HDLC2 \ 61*4882a593Smuzhiyun | SICR_2_USB_D_GPIO \ 62*4882a593Smuzhiyun | SICR_2_PCI_PCI \ 63*4882a593Smuzhiyun | SICR_2_HDLC1_B_HDLC1 \ 64*4882a593Smuzhiyun | SICR_2_HDLC1_C_HDLC1 \ 65*4882a593Smuzhiyun | SICR_2_HDLC2_B_GPIO \ 66*4882a593Smuzhiyun | SICR_2_HDLC2_C_HDLC2 \ 67*4882a593Smuzhiyun | SICR_2_QUIESCE_B \ 68*4882a593Smuzhiyun ) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* GPR_1 */ 71*4882a593Smuzhiyun #define CONFIG_SYS_GPR1 0x50008060 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define CONFIG_SYS_GP1DIR 0x00000000 74*4882a593Smuzhiyun #define CONFIG_SYS_GP1ODR 0x00000000 75*4882a593Smuzhiyun #define CONFIG_SYS_GP2DIR 0xFF000000 76*4882a593Smuzhiyun #define CONFIG_SYS_GP2ODR 0x00000000 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * Hardware Reset Configuration Word 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 82*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 | \ 83*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_2X1 | \ 84*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN_2X1 | \ 85*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1 | \ 86*4882a593Smuzhiyun HRCWL_CE_PLL_VCO_DIV_2 | \ 87*4882a593Smuzhiyun HRCWL_CE_TO_PLL_1X3) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 90*4882a593Smuzhiyun HRCWH_PCI_AGENT | \ 91*4882a593Smuzhiyun HRCWH_PCI_ARBITER_DISABLE | \ 92*4882a593Smuzhiyun HRCWH_CORE_ENABLE | \ 93*4882a593Smuzhiyun HRCWH_FROM_0X00000100 | \ 94*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE | \ 95*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE | \ 96*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT | \ 97*4882a593Smuzhiyun HRCWH_BIG_ENDIAN | \ 98*4882a593Smuzhiyun HRCWH_LALE_NORMAL) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR (\ 101*4882a593Smuzhiyun DDRCDR_EN | \ 102*4882a593Smuzhiyun DDRCDR_PZ_MAXZ | \ 103*4882a593Smuzhiyun DDRCDR_NZ_MAXZ | \ 104*4882a593Smuzhiyun DDRCDR_M_ODR) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f 107*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \ 108*4882a593Smuzhiyun SDRAM_CFG_32_BE | \ 109*4882a593Smuzhiyun SDRAM_CFG_SREN | \ 110*4882a593Smuzhiyun SDRAM_CFG_HSE) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 114*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \ 115*4882a593Smuzhiyun (0x200 << SDRAM_INTERVAL_REFINT_SHIFT)) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \ 118*4882a593Smuzhiyun CSCONFIG_ODT_RD_NEVER | \ 119*4882a593Smuzhiyun CSCONFIG_ODT_WR_ONLY_CURRENT | \ 120*4882a593Smuzhiyun CSCONFIG_ROW_BIT_13 | \ 121*4882a593Smuzhiyun CSCONFIG_COL_BIT_10) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE 0x47860242 124*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2 0x8080c000 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \ 127*4882a593Smuzhiyun (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \ 128*4882a593Smuzhiyun (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \ 129*4882a593Smuzhiyun (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \ 130*4882a593Smuzhiyun (0 << TIMING_CFG0_WWT_SHIFT) | \ 131*4882a593Smuzhiyun (0 << TIMING_CFG0_RRT_SHIFT) | \ 132*4882a593Smuzhiyun (0 << TIMING_CFG0_WRT_SHIFT) | \ 133*4882a593Smuzhiyun (0 << TIMING_CFG0_RWT_SHIFT)) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \ 136*4882a593Smuzhiyun (2 << TIMING_CFG1_WRTORD_SHIFT) | \ 137*4882a593Smuzhiyun (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \ 138*4882a593Smuzhiyun (3 << TIMING_CFG1_WRREC_SHIFT) | \ 139*4882a593Smuzhiyun (7 << TIMING_CFG1_REFREC_SHIFT) | \ 140*4882a593Smuzhiyun (3 << TIMING_CFG1_ACTTORW_SHIFT) | \ 141*4882a593Smuzhiyun (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \ 142*4882a593Smuzhiyun (3 << TIMING_CFG1_PRETOACT_SHIFT)) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \ 145*4882a593Smuzhiyun (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \ 146*4882a593Smuzhiyun (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \ 147*4882a593Smuzhiyun (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \ 148*4882a593Smuzhiyun (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \ 149*4882a593Smuzhiyun (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \ 150*4882a593Smuzhiyun (5 << TIMING_CFG2_CPO_SHIFT)) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000 155*4882a593Smuzhiyun #define CONFIG_SYS_KMBEC_FPGA_SIZE 128 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* EEprom support */ 158*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* 161*4882a593Smuzhiyun * Local Bus Configuration & Clock Setup 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP 0x80000000 164*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_EADC 0x00010000 165*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV 0x00000002 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* 170*4882a593Smuzhiyun * MMU Setup 171*4882a593Smuzhiyun */ 172*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (0) 173*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (0) 174*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 175*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #endif /* __CONFIG_KM8309_COMMON_H */ 178