1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de. 3*4882a593Smuzhiyun * Based on: 4*4882a593Smuzhiyun * U-Boot:include/configs/da850evm.h 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Based on davinci_dvevm.h. Original Copyrights follow: 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef __CONFIG_H 16*4882a593Smuzhiyun #define __CONFIG_H 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* 19*4882a593Smuzhiyun * Board 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define CONFIG_DRIVER_TI_EMAC 22*4882a593Smuzhiyun #define CONFIG_BARIX_IPAM390 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * SoC Configuration 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define CONFIG_MACH_DAVINCI_DA850_EVM 28*4882a593Smuzhiyun #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */ 29*4882a593Smuzhiyun #define CONFIG_SOC_DA850 /* TI DA850 SoC */ 30*4882a593Smuzhiyun #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH 31*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) 32*4882a593Smuzhiyun #define CONFIG_SYS_OSCIN_FREQ 24000000 33*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE 34*4882a593Smuzhiyun #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) 35*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xc1080000 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* 38*4882a593Smuzhiyun * Memory Info 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ 41*4882a593Smuzhiyun #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ 42*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */ 43*4882a593Smuzhiyun #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* memtest start addr */ 46*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* memtest will be run on 16MB */ 49*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 16 * 1024 * 1024) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ 54*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ 55*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_UART2 | \ 56*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_UART0 | \ 57*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_EMAC) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * PLL configuration 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun #define CONFIG_SYS_DV_CLKMODE 0 63*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_POSTDIV 1 64*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000 65*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001 66*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 67*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003 68*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002 69*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1 70*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_POSTDIV 1 73*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000 74*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001 75*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLM 24 78*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLM 24 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* 81*4882a593Smuzhiyun * DDR2 memory configuration 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ 84*4882a593Smuzhiyun DV_DDR_PHY_EXT_STRBEN | \ 85*4882a593Smuzhiyun (0x2 << DV_DDR_PHY_RD_LATENCY_SHIFT)) 86*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000498 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDBCR2 0x00000004 89*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_PBBPR 0x00000020 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ 92*4882a593Smuzhiyun (13 << DV_DDR_SDTMR1_RFC_SHIFT) | \ 93*4882a593Smuzhiyun (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ 94*4882a593Smuzhiyun (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ 95*4882a593Smuzhiyun (2 << DV_DDR_SDTMR1_WR_SHIFT) | \ 96*4882a593Smuzhiyun (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ 97*4882a593Smuzhiyun (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ 98*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ 99*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_WTR_SHIFT)) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ 102*4882a593Smuzhiyun (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ 103*4882a593Smuzhiyun (2 << DV_DDR_SDTMR2_XP_SHIFT) | \ 104*4882a593Smuzhiyun (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ 105*4882a593Smuzhiyun (14 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ 106*4882a593Smuzhiyun (0xc7 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ 107*4882a593Smuzhiyun (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \ 108*4882a593Smuzhiyun (2 << DV_DDR_SDTMR2_CKE_SHIFT)) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ 111*4882a593Smuzhiyun (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \ 112*4882a593Smuzhiyun (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) | \ 113*4882a593Smuzhiyun (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ 114*4882a593Smuzhiyun (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ 115*4882a593Smuzhiyun (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ 116*4882a593Smuzhiyun (2 << DV_DDR_SDCR_CL_SHIFT) | \ 117*4882a593Smuzhiyun (3 << DV_DDR_SDCR_IBANK_SHIFT) | \ 118*4882a593Smuzhiyun (2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define CONFIG_SYS_DA850_CS3CFG (DAVINCI_ABCR_WSETUP(1) | \ 121*4882a593Smuzhiyun DAVINCI_ABCR_WSTROBE(2) | \ 122*4882a593Smuzhiyun DAVINCI_ABCR_WHOLD(0) | \ 123*4882a593Smuzhiyun DAVINCI_ABCR_RSETUP(1) | \ 124*4882a593Smuzhiyun DAVINCI_ABCR_RSTROBE(2) | \ 125*4882a593Smuzhiyun DAVINCI_ABCR_RHOLD(1) | \ 126*4882a593Smuzhiyun DAVINCI_ABCR_TA(0) | \ 127*4882a593Smuzhiyun DAVINCI_ABCR_ASIZE_8BIT) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * Serial Driver info 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 133*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ 134*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART0_BASE /* Base address of UART0 */ 135*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) 136*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* 139*4882a593Smuzhiyun * Flash & Environment 140*4882a593Smuzhiyun */ 141*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ 142*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (128 << 10) 143*4882a593Smuzhiyun #define CONFIG_SYS_NAND_USE_FLASH_BBT 144*4882a593Smuzhiyun #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST 145*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_2K 146*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CS 3 147*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 148*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_CLE 0x10 149*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_ALE 0x8 150*4882a593Smuzhiyun #undef CONFIG_SYS_NAND_HW_ECC 151*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ 152*4882a593Smuzhiyun #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST 153*4882a593Smuzhiyun #define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC 154*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE 155*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) 156*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) 157*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 158*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x120000 159*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000 160*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST 161*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \ 162*4882a593Smuzhiyun CONFIG_SYS_NAND_U_BOOT_SIZE - \ 163*4882a593Smuzhiyun CONFIG_SYS_MALLOC_LEN - \ 164*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 165*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS { \ 166*4882a593Smuzhiyun 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \ 167*4882a593Smuzhiyun 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \ 168*4882a593Smuzhiyun 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \ 169*4882a593Smuzhiyun 54, 55, 56, 57, 58, 59, 60, 61, 62, 63} 170*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT 64 171*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 172*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE 512 173*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES 10 174*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 64 175*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE 176*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS 177*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC 178*4882a593Smuzhiyun #define CONFIG_SPL_NAND_LOAD 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * Network & Ethernet Configuration 182*4882a593Smuzhiyun */ 183*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC 184*4882a593Smuzhiyun #define CONFIG_DRIVER_TI_EMAC_USE_RMII 185*4882a593Smuzhiyun #define CONFIG_BOOTP_DEFAULT 186*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS 187*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS2 188*4882a593Smuzhiyun #define CONFIG_BOOTP_SEND_HOSTNAME 189*4882a593Smuzhiyun #define CONFIG_NET_RETRY_COUNT 10 190*4882a593Smuzhiyun #endif 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* 193*4882a593Smuzhiyun * U-Boot general configuration 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 196*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" /* Boot file name */ 197*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 198*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ 199*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) 200*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 201*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 202*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 203*4882a593Smuzhiyun #define CONFIG_MX_CYCLIC 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* 206*4882a593Smuzhiyun * Linux Information 207*4882a593Smuzhiyun */ 208*4882a593Smuzhiyun #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) 209*4882a593Smuzhiyun #define CONFIG_HWCONFIG /* enable hwconfig */ 210*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 211*4882a593Smuzhiyun #define CONFIG_REVISION_TAG 212*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 213*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 214*4882a593Smuzhiyun "defbootargs=setenv bootargs mem=128M console=ttyS0,115200n8 " \ 215*4882a593Smuzhiyun "root=/dev/mtdblock5 rw noinitrd " \ 216*4882a593Smuzhiyun "rootfstype=jffs2 noinitrd\0" \ 217*4882a593Smuzhiyun "hwconfig=dsp:wake=yes\0" \ 218*4882a593Smuzhiyun "bootcmd=nboot kernel;run defbootargs addmtd;bootm 0xc0700000\0" \ 219*4882a593Smuzhiyun "bootfile=uImage\0" \ 220*4882a593Smuzhiyun "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 221*4882a593Smuzhiyun "mtddevname=uboot-env\0" \ 222*4882a593Smuzhiyun "mtddevnum=0\0" \ 223*4882a593Smuzhiyun "mtdids=" MTDIDS_DEFAULT "\0" \ 224*4882a593Smuzhiyun "mtdparts=" MTDPARTS_DEFAULT "\0" \ 225*4882a593Smuzhiyun "u-boot=/tftpboot/ipam390/u-boot.ais\0" \ 226*4882a593Smuzhiyun "upd_uboot=tftp c0000000 ${u-boot};nand erase.part u-boot;" \ 227*4882a593Smuzhiyun "nand write c0000000 20000 ${filesize}\0" \ 228*4882a593Smuzhiyun "setbootparms=nand read c0100000 200000 400000;" \ 229*4882a593Smuzhiyun "run defbootargs addmtd;" \ 230*4882a593Smuzhiyun "spl export atags c0100000;" \ 231*4882a593Smuzhiyun "nand erase.part bootparms;" \ 232*4882a593Smuzhiyun "nand write c0000100 180000 20000\0" \ 233*4882a593Smuzhiyun "\0" 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #ifdef CONFIG_CMD_BDI 236*4882a593Smuzhiyun #define CONFIG_CLOCKS 237*4882a593Smuzhiyun #endif 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* defines for SPL */ 240*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 241*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ 242*4882a593Smuzhiyun CONFIG_SYS_MALLOC_LEN) 243*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN 244*4882a593Smuzhiyun #define CONFIG_SPL_STACK 0x8001ff00 245*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x80000000 246*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x20000 247*4882a593Smuzhiyun #define CONFIG_SPL_MAX_FOOTPRINT 32768 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* additions for new relocation code, must added to all boards */ 250*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0xc0000000 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \ 253*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* add FALCON boot mode */ 256*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000 257*4882a593Smuzhiyun #define CONFIG_SYS_SPL_ARGS_ADDR LINUX_BOOT_PARAM_ADDR 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* GPIO support */ 260*4882a593Smuzhiyun #define CONFIG_DA8XX_GPIO 261*4882a593Smuzhiyun #define CONFIG_IPAM390_GPIO_BOOTMODE ((16 * 7) + 14) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define CONFIG_SHOW_BOOT_PROGRESS 264*4882a593Smuzhiyun #define CONFIG_IPAM390_GPIO_LED_RED ((16 * 7) + 11) 265*4882a593Smuzhiyun #define CONFIG_IPAM390_GPIO_LED_GREEN ((16 * 7) + 12) 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #include <asm/arch/hardware.h> 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #endif /* __CONFIG_H */ 270