1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2016 Amarula Solutions B.V. 3*4882a593Smuzhiyun * Copyright (C) 2016 Engicam S.r.l. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Configuration settings for the Engicam i.MX6 SOM Starter Kits. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __IMX6_ENGICAM_CONFIG_H 11*4882a593Smuzhiyun #define __IMX6_ENGICAM_CONFIG_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <linux/sizes.h> 14*4882a593Smuzhiyun #include "mx6_common.h" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Size of malloc() pool */ 17*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (16 * SZ_1M) 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* Total Size of Environment Sector */ 20*4882a593Smuzhiyun #define CONFIG_ENV_SIZE SZ_128K 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* Allow to overwrite serial and ethaddr */ 23*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Environment */ 26*4882a593Smuzhiyun #ifndef CONFIG_ENV_IS_NOWHERE 27*4882a593Smuzhiyun /* Environment in MMC */ 28*4882a593Smuzhiyun # if defined(CONFIG_ENV_IS_IN_MMC) 29*4882a593Smuzhiyun # define CONFIG_ENV_OFFSET 0x100000 30*4882a593Smuzhiyun /* Environment in NAND */ 31*4882a593Smuzhiyun # elif defined(CONFIG_ENV_IS_IN_NAND) 32*4882a593Smuzhiyun # define CONFIG_ENV_OFFSET 0x400000 33*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE 34*4882a593Smuzhiyun # endif 35*4882a593Smuzhiyun #endif 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* Default environment */ 38*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 39*4882a593Smuzhiyun "script=boot.scr\0" \ 40*4882a593Smuzhiyun "splashpos=m,m\0" \ 41*4882a593Smuzhiyun "image=uImage\0" \ 42*4882a593Smuzhiyun "fit_image=fit.itb\0" \ 43*4882a593Smuzhiyun "fdt_high=0xffffffff\0" \ 44*4882a593Smuzhiyun "fdt_addr=" FDT_ADDR "\0" \ 45*4882a593Smuzhiyun "boot_fdt=try\0" \ 46*4882a593Smuzhiyun "mmcpart=1\0" \ 47*4882a593Smuzhiyun "nandroot=ubi0:rootfs rootfstype=ubifs\0" \ 48*4882a593Smuzhiyun "mmcautodetect=yes\0" \ 49*4882a593Smuzhiyun "mmcargs=setenv bootargs console=${console},${baudrate} " \ 50*4882a593Smuzhiyun "root=${mmcroot}\0" \ 51*4882a593Smuzhiyun "ubiargs=setenv bootargs console=${console},${baudrate} " \ 52*4882a593Smuzhiyun "ubi.mtd=5 root=${nandroot} ${mtdparts}\0" \ 53*4882a593Smuzhiyun "loadbootscript=" \ 54*4882a593Smuzhiyun "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \ 55*4882a593Smuzhiyun "bootscript=echo Running bootscript from mmc ...; " \ 56*4882a593Smuzhiyun "source\0" \ 57*4882a593Smuzhiyun "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \ 58*4882a593Smuzhiyun "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \ 59*4882a593Smuzhiyun "loadfit=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${fit_image}\0" \ 60*4882a593Smuzhiyun "fitboot=echo Booting FIT image from mmc ...; " \ 61*4882a593Smuzhiyun "run mmcargs; " \ 62*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 63*4882a593Smuzhiyun "_mmcboot=run mmcargs; " \ 64*4882a593Smuzhiyun "run mmcargs; " \ 65*4882a593Smuzhiyun "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 66*4882a593Smuzhiyun "if run loadfdt; then " \ 67*4882a593Smuzhiyun "bootm ${loadaddr} - ${fdt_addr}; " \ 68*4882a593Smuzhiyun "else " \ 69*4882a593Smuzhiyun "if test ${boot_fdt} = try; then " \ 70*4882a593Smuzhiyun "bootm; " \ 71*4882a593Smuzhiyun "else " \ 72*4882a593Smuzhiyun "echo WARN: Cannot load the DT; " \ 73*4882a593Smuzhiyun "fi; " \ 74*4882a593Smuzhiyun "fi; " \ 75*4882a593Smuzhiyun "else " \ 76*4882a593Smuzhiyun "bootm; " \ 77*4882a593Smuzhiyun "fi\0" \ 78*4882a593Smuzhiyun "mmcboot=echo Booting from mmc ...; " \ 79*4882a593Smuzhiyun "if mmc rescan; then " \ 80*4882a593Smuzhiyun "if run loadbootscript; then " \ 81*4882a593Smuzhiyun "run bootscript; " \ 82*4882a593Smuzhiyun "else " \ 83*4882a593Smuzhiyun "if run loadfit; then " \ 84*4882a593Smuzhiyun "run fitboot; " \ 85*4882a593Smuzhiyun "else " \ 86*4882a593Smuzhiyun "if run loadimage; then " \ 87*4882a593Smuzhiyun "run _mmcboot; " \ 88*4882a593Smuzhiyun "fi; " \ 89*4882a593Smuzhiyun "fi; " \ 90*4882a593Smuzhiyun "fi; " \ 91*4882a593Smuzhiyun "fi\0" \ 92*4882a593Smuzhiyun "nandboot=echo Booting from nand ...; " \ 93*4882a593Smuzhiyun "if mtdparts; then " \ 94*4882a593Smuzhiyun "echo Starting nand boot ...; " \ 95*4882a593Smuzhiyun "else " \ 96*4882a593Smuzhiyun "mtdparts default; " \ 97*4882a593Smuzhiyun "fi; " \ 98*4882a593Smuzhiyun "run ubiargs; " \ 99*4882a593Smuzhiyun "nand read ${loadaddr} kernel 0x800000; " \ 100*4882a593Smuzhiyun "nand read ${fdt_addr} dtb 0x100000; " \ 101*4882a593Smuzhiyun "bootm ${loadaddr} - ${fdt_addr}\0" 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run $modeboot" 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* Miscellaneous configurable options */ 106*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x80000000 107*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x8000000) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 110*4882a593Smuzhiyun #define CONFIG_SYS_HZ 1000 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #ifdef CONFIG_MX6UL 113*4882a593Smuzhiyun # define DRAM_OFFSET(x) 0x87##x 114*4882a593Smuzhiyun # define FDT_ADDR __stringify(DRAM_OFFSET(800000)) 115*4882a593Smuzhiyun #else 116*4882a593Smuzhiyun # define DRAM_OFFSET(x) 0x1##x 117*4882a593Smuzhiyun # define FDT_ADDR __stringify(DRAM_OFFSET(8000000)) 118*4882a593Smuzhiyun #endif 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* Physical Memory Map */ 121*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 122*4882a593Smuzhiyun #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 125*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 126*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 129*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 130*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 131*4882a593Smuzhiyun CONFIG_SYS_INIT_SP_OFFSET) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* FIT */ 134*4882a593Smuzhiyun #ifdef CONFIG_FIT 135*4882a593Smuzhiyun # define CONFIG_IMAGE_FORMAT_LEGACY 136*4882a593Smuzhiyun #endif 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* UART */ 139*4882a593Smuzhiyun #ifdef CONFIG_MXC_UART 140*4882a593Smuzhiyun # ifdef CONFIG_MX6UL 141*4882a593Smuzhiyun # define CONFIG_MXC_UART_BASE UART1_BASE 142*4882a593Smuzhiyun # else 143*4882a593Smuzhiyun # define CONFIG_MXC_UART_BASE UART4_BASE 144*4882a593Smuzhiyun # endif 145*4882a593Smuzhiyun #endif 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* MMC */ 148*4882a593Smuzhiyun #ifdef CONFIG_FSL_USDHC 149*4882a593Smuzhiyun # define CONFIG_SYS_MMC_ENV_DEV 0 150*4882a593Smuzhiyun #endif 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* NAND */ 153*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS 154*4882a593Smuzhiyun # define CONFIG_SYS_MAX_NAND_DEVICE 1 155*4882a593Smuzhiyun # define CONFIG_SYS_NAND_BASE 0x40000000 156*4882a593Smuzhiyun # define CONFIG_SYS_NAND_5_ADDR_CYCLE 157*4882a593Smuzhiyun # define CONFIG_SYS_NAND_ONFI_DETECTION 158*4882a593Smuzhiyun # define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 159*4882a593Smuzhiyun # define CONFIG_SYS_NAND_U_BOOT_OFFS 0x200000 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* MTD device */ 162*4882a593Smuzhiyun #endif 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* Ethernet */ 165*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC 166*4882a593Smuzhiyun # ifdef CONFIG_TARGET_MX6Q_ICORE_RQS 167*4882a593Smuzhiyun # define CONFIG_FEC_MXC_PHYADDR 3 168*4882a593Smuzhiyun # define CONFIG_FEC_XCV_TYPE RGMII 169*4882a593Smuzhiyun # else 170*4882a593Smuzhiyun # define CONFIG_FEC_MXC_PHYADDR 0 171*4882a593Smuzhiyun # define CONFIG_FEC_XCV_TYPE RMII 172*4882a593Smuzhiyun # endif 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun # define CONFIG_MII 175*4882a593Smuzhiyun #endif 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* Falcon Mode */ 178*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT 179*4882a593Smuzhiyun # define CONFIG_SPL_FS_LOAD_ARGS_NAME "args" 180*4882a593Smuzhiyun # define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage" 181*4882a593Smuzhiyun # define CONFIG_CMD_SPL 182*4882a593Smuzhiyun # define CONFIG_SYS_SPL_ARGS_ADDR 0x18000000 183*4882a593Smuzhiyun # define CONFIG_CMD_SPL_WRITE_SIZE (128 * SZ_1K) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* MMC support: args@1MB kernel@2MB */ 186*4882a593Smuzhiyun # define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x800 /* 1MB */ 187*4882a593Smuzhiyun # define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512) 188*4882a593Smuzhiyun # define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */ 189*4882a593Smuzhiyun #endif 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* Framebuffer */ 192*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_IPUV3 193*4882a593Smuzhiyun # define CONFIG_IPUV3_CLK 260000000 194*4882a593Smuzhiyun # define CONFIG_IMX_VIDEO_SKIP 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun # define CONFIG_SPLASH_SCREEN 197*4882a593Smuzhiyun # define CONFIG_SPLASH_SCREEN_ALIGN 198*4882a593Smuzhiyun # define CONFIG_BMP_16BPP 199*4882a593Smuzhiyun # define CONFIG_VIDEO_BMP_RLE8 200*4882a593Smuzhiyun # define CONFIG_VIDEO_LOGO 201*4882a593Smuzhiyun # define CONFIG_VIDEO_BMP_LOGO 202*4882a593Smuzhiyun #endif 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* SPL */ 205*4882a593Smuzhiyun #ifdef CONFIG_SPL 206*4882a593Smuzhiyun # ifdef CONFIG_NAND_MXS 207*4882a593Smuzhiyun # define CONFIG_SPL_NAND_SUPPORT 208*4882a593Smuzhiyun # else 209*4882a593Smuzhiyun # define CONFIG_SPL_MMC_SUPPORT 210*4882a593Smuzhiyun # endif 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun # include "imx6_spl.h" 213*4882a593Smuzhiyun # ifdef CONFIG_SPL_BUILD 214*4882a593Smuzhiyun # if defined(CONFIG_TARGET_MX6Q_ICORE_RQS) || defined(CONFIG_TARGET_MX6UL_ISIOT) 215*4882a593Smuzhiyun # define CONFIG_SYS_FSL_USDHC_NUM 2 216*4882a593Smuzhiyun # else 217*4882a593Smuzhiyun # define CONFIG_SYS_FSL_USDHC_NUM 1 218*4882a593Smuzhiyun # endif 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun # define CONFIG_SYS_FSL_ESDHC_ADDR 0 221*4882a593Smuzhiyun # undef CONFIG_DM_GPIO 222*4882a593Smuzhiyun # undef CONFIG_DM_MMC 223*4882a593Smuzhiyun # endif 224*4882a593Smuzhiyun #endif 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #endif /* __IMX6_ENGICAM_CONFIG_H */ 227