xref: /OK3568_Linux_fs/u-boot/include/configs/imx27lite-common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2010 Heiko Schocher <hs@denx.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * based on:
5*4882a593Smuzhiyun  * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __IMX27LITE_COMMON_CONFIG_H
11*4882a593Smuzhiyun #define __IMX27LITE_COMMON_CONFIG_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * SoC Configuration
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define CONFIG_MX27
17*4882a593Smuzhiyun #define CONFIG_MX27_CLK32	32768		/* OSC32K frequency */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0xc0000000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
22*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS	1
23*4882a593Smuzhiyun #define CONFIG_INITRD_TAG		1
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Lowlevel configuration
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #define SDRAM_ESDCFG_REGISTER_VAL(cas)	\
29*4882a593Smuzhiyun 		(ESDCFG_TRC(10) |	\
30*4882a593Smuzhiyun 		ESDCFG_TRCD(3) |	\
31*4882a593Smuzhiyun 		ESDCFG_TCAS(cas) |	\
32*4882a593Smuzhiyun 		ESDCFG_TRRD(1) |	\
33*4882a593Smuzhiyun 		ESDCFG_TRAS(5) |	\
34*4882a593Smuzhiyun 		ESDCFG_TWR |		\
35*4882a593Smuzhiyun 		ESDCFG_TMRD(2) |	\
36*4882a593Smuzhiyun 		ESDCFG_TRP(2) |		\
37*4882a593Smuzhiyun 		ESDCFG_TXP(3))
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define SDRAM_ESDCTL_REGISTER_VAL	\
40*4882a593Smuzhiyun 		(ESDCTL_PRCT(0) |	\
41*4882a593Smuzhiyun 		 ESDCTL_BL |		\
42*4882a593Smuzhiyun 		 ESDCTL_PWDT(0) |	\
43*4882a593Smuzhiyun 		 ESDCTL_SREFR(3) |	\
44*4882a593Smuzhiyun 		 ESDCTL_DSIZ_32 |	\
45*4882a593Smuzhiyun 		 ESDCTL_COL10 |		\
46*4882a593Smuzhiyun 		 ESDCTL_ROW13 |		\
47*4882a593Smuzhiyun 		 ESDCTL_SDE)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define SDRAM_ALL_VAL		0xf00
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SDRAM_MODE_REGISTER_VAL	0x33	/* BL: 8, CAS: 3 */
52*4882a593Smuzhiyun #define SDRAM_EXT_MODE_REGISTER_VAL	0x1000000
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MPCTL0_VAL	0x1ef15d5
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SPCTL0_VAL	0x043a1c09
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CSCR_VAL	0x33f08107
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define PCDR0_VAL	0x120470c3
61*4882a593Smuzhiyun #define PCDR1_VAL	0x03030303
62*4882a593Smuzhiyun #define PCCR0_VAL	0xffffffff
63*4882a593Smuzhiyun #define PCCR1_VAL	0xfffffffc
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define AIPI1_PSR0_VAL	0x20040304
66*4882a593Smuzhiyun #define AIPI1_PSR1_VAL	0xdffbfcfb
67*4882a593Smuzhiyun #define AIPI2_PSR0_VAL	0x07ffc200
68*4882a593Smuzhiyun #define AIPI2_PSR1_VAL	0xffffffff
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun  * Memory Info
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun /* malloc() len */
74*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(0x10000 + 512 * 1024)
75*4882a593Smuzhiyun /* memtest start address */
76*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0xA0000000
77*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0xA1000000	/* 16MB RAM test */
78*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS	1		/* we have 1 bank of DRAM */
79*4882a593Smuzhiyun #define PHYS_SDRAM_1		0xA0000000	/* DDR Start */
80*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE	0x08000000	/* DDR size 128MB */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Serial Driver info
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define CONFIG_MXC_UART
86*4882a593Smuzhiyun #define CONFIG_MXC_UART_BASE	UART1_BASE
87*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1		/* use UART0 for console */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Flash & Environment
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
93*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
94*4882a593Smuzhiyun /* Use buffered writes (~10x faster) */
95*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
96*4882a593Smuzhiyun /* Use hardware sector protection */
97*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION		1
98*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of flash banks */
99*4882a593Smuzhiyun /* CS2 Base address */
100*4882a593Smuzhiyun #define PHYS_FLASH_1			0xc0000000
101*4882a593Smuzhiyun /* Flash Base for U-Boot */
102*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		PHYS_FLASH_1
103*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	(PHYS_FLASH_SIZE / \
104*4882a593Smuzhiyun 		CONFIG_SYS_FLASH_SECT_SZ)
105*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
106*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		0x40000		/* Reserve 256KiB */
107*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
108*4882a593Smuzhiyun /* Address and size of Redundant Environment Sector	*/
109*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
110*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Ethernet
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun #define CONFIG_FEC_MXC
116*4882a593Smuzhiyun #define CONFIG_FEC_MXC_PHYADDR		0x1f
117*4882a593Smuzhiyun #define CONFIG_MII
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * MTD
121*4882a593Smuzhiyun  */
122*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * NAND
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun #define CONFIG_MXC_NAND_REGS_BASE	0xd8000000
128*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
129*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xd8000000
130*4882a593Smuzhiyun #define CONFIG_JFFS2_NAND
131*4882a593Smuzhiyun #define CONFIG_MXC_NAND_HWECC
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * GPIO
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun #define CONFIG_MXC_GPIO
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * U-Boot general configuration
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size  */
142*4882a593Smuzhiyun /* Boot Argument Buffer Size */
143*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
144*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
145*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define CONFIG_LOADADDR		0xa0800000	/* loadaddr env var */
148*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
151*4882a593Smuzhiyun 	"netdev=eth0\0"							\
152*4882a593Smuzhiyun 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
153*4882a593Smuzhiyun 		"nfsroot=${serverip}:${rootpath}\0"			\
154*4882a593Smuzhiyun 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
155*4882a593Smuzhiyun 	"addip=setenv bootargs ${bootargs} "				\
156*4882a593Smuzhiyun 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
157*4882a593Smuzhiyun 		":${hostname}:${netdev}:off panic=1\0"			\
158*4882a593Smuzhiyun 	"addtty=setenv bootargs ${bootargs}"				\
159*4882a593Smuzhiyun 		" console=ttymxc0,${baudrate}\0"			\
160*4882a593Smuzhiyun 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
161*4882a593Smuzhiyun 	"addmisc=setenv bootargs ${bootargs}\0"				\
162*4882a593Smuzhiyun 	"u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0"		\
163*4882a593Smuzhiyun 	"kernel_addr_r=a0800000\0"					\
164*4882a593Smuzhiyun 	"bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0"		\
165*4882a593Smuzhiyun 	"rootpath=/opt/eldk-4.2-arm/arm\0"				\
166*4882a593Smuzhiyun 	"net_nfs=tftp ${kernel_addr_r} ${bootfile};"			\
167*4882a593Smuzhiyun 		"run nfsargs addip addtty addmtd addmisc;"		\
168*4882a593Smuzhiyun 		"bootm\0"						\
169*4882a593Smuzhiyun 	"bootcmd=run net_nfs\0"						\
170*4882a593Smuzhiyun 	"load=tftp ${loadaddr} ${u-boot}\0"				\
171*4882a593Smuzhiyun 	"update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)	\
172*4882a593Smuzhiyun 		" +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
173*4882a593Smuzhiyun 		" +${filesize};cp.b ${fileaddr} "			\
174*4882a593Smuzhiyun 		__stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"	\
175*4882a593Smuzhiyun 	"upd=run load update\0"						\
176*4882a593Smuzhiyun 	"mtdids=" MTDIDS_DEFAULT "\0"					\
177*4882a593Smuzhiyun 	"mtdparts=" MTDPARTS_DEFAULT "\0"				\
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* additions for new relocation code, must be added to all boards */
180*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
181*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
182*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
183*4882a593Smuzhiyun #endif /* __IMX27LITE_COMMON_CONFIG_H */
184