1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2013 3*4882a593Smuzhiyun * Heiko Schocher, DENX Software Engineering, hs@denx.de. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Based on: 6*4882a593Smuzhiyun * Copyright (c) 2011 IDS GmbH, Germany 7*4882a593Smuzhiyun * Sergej Stepanov <ste@ids.de> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __CONFIG_H 13*4882a593Smuzhiyun #define __CONFIG_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * High Level Configuration Options 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun #define CONFIG_MPC831x 19*4882a593Smuzhiyun #define CONFIG_MPC8313 20*4882a593Smuzhiyun #define CONFIG_IDS8313 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define CONFIG_FSL_ELBC 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CONFIG_BOOT_RETRY_TIME 900 27*4882a593Smuzhiyun #define CONFIG_BOOT_RETRY_MIN 30 28*4882a593Smuzhiyun #define CONFIG_RESET_TO_RETRY 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 31*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xF0000000 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 36*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * Hardware Reset Configuration Word 40*4882a593Smuzhiyun * if CLKIN is 66.000MHz, then 41*4882a593Smuzhiyun * CSB = 132MHz, CORE = 264MHz, DDRC = 264MHz, LBC = 132MHz 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (0x20000000 /* reserved, must be set */ |\ 44*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_2X1 |\ 45*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN_2X1 |\ 46*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST |\ 49*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 50*4882a593Smuzhiyun HRCWH_FROM_0XFFF00100 |\ 51*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 52*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 53*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_8BIT |\ 54*4882a593Smuzhiyun HRCWH_RL_EXT_LEGACY |\ 55*4882a593Smuzhiyun HRCWH_TSEC1M_IN_MII |\ 56*4882a593Smuzhiyun HRCWH_TSEC2M_IN_MII |\ 57*4882a593Smuzhiyun HRCWH_BIG_ENDIAN) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define CONFIG_SYS_SICRH 0x00000000 60*4882a593Smuzhiyun #define CONFIG_SYS_SICRL (SICRL_LBC | SICRL_SPI_D) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define CONFIG_HWCONFIG 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x000000000 65*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK |\ 66*4882a593Smuzhiyun HID0_ENABLE_INSTRUCTION_CACHE |\ 67*4882a593Smuzhiyun HID0_DISABLE_DYNAMIC_POWER_MANAGMENT) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define CONFIG_SYS_HID2 (HID2_HBE | 0x00020000) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* 72*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DCACHE ) 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 75*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 76*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in DPRAM */ 77*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_SIZE 0x100 78*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 79*4882a593Smuzhiyun - CONFIG_SYS_GBL_DATA_SIZE) 80*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * Local Bus LCRR and LBCR regs 84*4882a593Smuzhiyun */ 85*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1 86*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 87*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR (0x00040000 |\ 88*4882a593Smuzhiyun (0xFF << LBCR_BMT_SHIFT) |\ 89*4882a593Smuzhiyun 0xF) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define CONFIG_SYS_LBC_MRTPR 0x20000000 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* 94*4882a593Smuzhiyun * Internal Definitions 95*4882a593Smuzhiyun */ 96*4882a593Smuzhiyun /* 97*4882a593Smuzhiyun * DDR Setup 98*4882a593Smuzhiyun */ 99*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 100*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 101*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* 104*4882a593Smuzhiyun * Manually set up DDR parameters, 105*4882a593Smuzhiyun * as this board has not the SPD connected to I2C. 106*4882a593Smuzhiyun */ 107*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 108*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN |\ 109*4882a593Smuzhiyun 0x00010000 |\ 110*4882a593Smuzhiyun CSCONFIG_ROW_BIT_13 |\ 111*4882a593Smuzhiyun CSCONFIG_COL_BIT_10) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONFIG_256 (CONFIG_SYS_DDR_CONFIG | \ 114*4882a593Smuzhiyun CSCONFIG_BANK_BIT_3) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 (1 << 16) /* ext refrec */ 117*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 ((3 << TIMING_CFG0_RWT_SHIFT) |\ 118*4882a593Smuzhiyun (3 << TIMING_CFG0_WRT_SHIFT) |\ 119*4882a593Smuzhiyun (3 << TIMING_CFG0_RRT_SHIFT) |\ 120*4882a593Smuzhiyun (3 << TIMING_CFG0_WWT_SHIFT) |\ 121*4882a593Smuzhiyun (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\ 122*4882a593Smuzhiyun (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\ 123*4882a593Smuzhiyun (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \ 124*4882a593Smuzhiyun (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 125*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 ((4 << TIMING_CFG1_PRETOACT_SHIFT) |\ 126*4882a593Smuzhiyun (12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\ 127*4882a593Smuzhiyun (4 << TIMING_CFG1_ACTTORW_SHIFT) |\ 128*4882a593Smuzhiyun (7 << TIMING_CFG1_CASLAT_SHIFT) |\ 129*4882a593Smuzhiyun (4 << TIMING_CFG1_REFREC_SHIFT) |\ 130*4882a593Smuzhiyun (4 << TIMING_CFG1_WRREC_SHIFT) |\ 131*4882a593Smuzhiyun (2 << TIMING_CFG1_ACTTOACT_SHIFT) |\ 132*4882a593Smuzhiyun (2 << TIMING_CFG1_WRTORD_SHIFT)) 133*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\ 134*4882a593Smuzhiyun (5 << TIMING_CFG2_CPO_SHIFT) |\ 135*4882a593Smuzhiyun (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\ 136*4882a593Smuzhiyun (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\ 137*4882a593Smuzhiyun (0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\ 138*4882a593Smuzhiyun (1 << TIMING_CFG2_CKE_PLS_SHIFT) |\ 139*4882a593Smuzhiyun (6 << TIMING_CFG2_FOUR_ACT_SHIFT)) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL ((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\ 142*4882a593Smuzhiyun (0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN |\ 145*4882a593Smuzhiyun SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\ 146*4882a593Smuzhiyun SDRAM_CFG_DBW_32 |\ 147*4882a593Smuzhiyun SDRAM_CFG_SDRAM_TYPE_DDR2) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2 0x00401000 150*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) |\ 151*4882a593Smuzhiyun (0x0242 << SDRAM_MODE_SD_SHIFT)) 152*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2 0x00000000 153*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 154*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN |\ 155*4882a593Smuzhiyun DDRCDR_PZ_NOMZ |\ 156*4882a593Smuzhiyun DDRCDR_NZ_NOMZ |\ 157*4882a593Smuzhiyun DDRCDR_ODT |\ 158*4882a593Smuzhiyun DDRCDR_M_ODR |\ 159*4882a593Smuzhiyun DDRCDR_Q_DRN) 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* 162*4882a593Smuzhiyun * on-board devices 163*4882a593Smuzhiyun */ 164*4882a593Smuzhiyun #define CONFIG_TSEC1 165*4882a593Smuzhiyun #define CONFIG_TSEC2 166*4882a593Smuzhiyun #define CONFIG_TSEC_ENET 167*4882a593Smuzhiyun #define CONFIG_HARD_SPI 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* 170*4882a593Smuzhiyun * NOR FLASH setup 171*4882a593Smuzhiyun */ 172*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 173*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 174*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT 175*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 50 176*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xFF800000 179*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 8 180*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 183*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\ 186*4882a593Smuzhiyun BR_PS_8 |\ 187*4882a593Smuzhiyun BR_MS_GPCM |\ 188*4882a593Smuzhiyun BR_V) 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ 191*4882a593Smuzhiyun OR_GPCM_SCY_10 |\ 192*4882a593Smuzhiyun OR_GPCM_EHTR |\ 193*4882a593Smuzhiyun OR_GPCM_TRLX |\ 194*4882a593Smuzhiyun OR_GPCM_CSNT |\ 195*4882a593Smuzhiyun OR_GPCM_EAD) 196*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 197*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 128 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 200*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* 203*4882a593Smuzhiyun * NAND FLASH setup 204*4882a593Smuzhiyun */ 205*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xE1000000 206*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 207*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_CHIPS 1 208*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC 209*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE (2048) 210*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) 211*4882a593Smuzhiyun #define NAND_CACHE_PAGES 64 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 214*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E 215*4882a593Smuzhiyun #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 216*4882a593Smuzhiyun #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_NAND_BASE) |\ 219*4882a593Smuzhiyun (2<<BR_DECC_SHIFT) |\ 220*4882a593Smuzhiyun BR_PS_8 |\ 221*4882a593Smuzhiyun BR_MS_FCM |\ 222*4882a593Smuzhiyun BR_V) 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM (0xFFFF8000 |\ 225*4882a593Smuzhiyun OR_FCM_PGS |\ 226*4882a593Smuzhiyun OR_FCM_CSCT |\ 227*4882a593Smuzhiyun OR_FCM_CST |\ 228*4882a593Smuzhiyun OR_FCM_CHT |\ 229*4882a593Smuzhiyun OR_FCM_SCY_4 |\ 230*4882a593Smuzhiyun OR_FCM_TRLX |\ 231*4882a593Smuzhiyun OR_FCM_EHTR |\ 232*4882a593Smuzhiyun OR_FCM_RST) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* 235*4882a593Smuzhiyun * MRAM setup 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun #define CONFIG_SYS_MRAM_BASE 0xE2000000 238*4882a593Smuzhiyun #define CONFIG_SYS_MRAM_SIZE 0x20000 /* 128 Kb */ 239*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_MRAM_BASE 240*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010 /* 128 Kb */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #define CONFIG_SYS_OR_TIMING_MRAM 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_MRAM_BASE |\ 245*4882a593Smuzhiyun BR_PS_8 |\ 246*4882a593Smuzhiyun BR_MS_GPCM |\ 247*4882a593Smuzhiyun BR_V) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xFFFE0C74 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* 252*4882a593Smuzhiyun * CPLD setup 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE 0xE3000000 255*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_SIZE 0x8000 256*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CPLD_BASE 257*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define CONFIG_SYS_OR_TIMING_MRAM 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CPLD_BASE |\ 262*4882a593Smuzhiyun BR_PS_8 |\ 263*4882a593Smuzhiyun BR_MS_GPCM |\ 264*4882a593Smuzhiyun BR_V) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xFFFF8814 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * HW-Watchdog 270*4882a593Smuzhiyun */ 271*4882a593Smuzhiyun #define CONFIG_WATCHDOG 1 272*4882a593Smuzhiyun #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* 275*4882a593Smuzhiyun * I2C setup 276*4882a593Smuzhiyun */ 277*4882a593Smuzhiyun #define CONFIG_SYS_I2C 278*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 279*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 280*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 281*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 282*4882a593Smuzhiyun #define CONFIG_RTC_PCF8563 283*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x51 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* 286*4882a593Smuzhiyun * SPI setup 287*4882a593Smuzhiyun */ 288*4882a593Smuzhiyun #ifdef CONFIG_HARD_SPI 289*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_PRELIM 290*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_DIR 0x00000001 291*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_DAT 0x00000001 292*4882a593Smuzhiyun #endif 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* 295*4882a593Smuzhiyun * Ethernet setup 296*4882a593Smuzhiyun */ 297*4882a593Smuzhiyun #ifdef CONFIG_TSEC1 298*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 299*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "TSEC0" 300*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 301*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0x1 302*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 303*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 304*4882a593Smuzhiyun #endif 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #ifdef CONFIG_TSEC2 307*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 308*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "TSEC1" 309*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 310*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 0x3 311*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 312*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 313*4882a593Smuzhiyun #endif 314*4882a593Smuzhiyun #define CONFIG_ETHPRIME "TSEC1" 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* 317*4882a593Smuzhiyun * Serial Port 318*4882a593Smuzhiyun */ 319*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 320*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 321*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 324*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 325*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 326*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 327*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 330*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_USBDRCM 3 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun /* 333*4882a593Smuzhiyun * BAT's 334*4882a593Smuzhiyun */ 335*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* DDR @ 0x00000000 */ 338*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE |\ 339*4882a593Smuzhiyun BATL_PP_10) 340*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE |\ 341*4882a593Smuzhiyun BATU_BL_256M |\ 342*4882a593Smuzhiyun BATU_VS |\ 343*4882a593Smuzhiyun BATU_VP) 344*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 345*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* Initial RAM @ 0xFD000000 */ 348*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR |\ 349*4882a593Smuzhiyun BATL_PP_10 |\ 350*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 351*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR |\ 352*4882a593Smuzhiyun BATU_BL_256K |\ 353*4882a593Smuzhiyun BATU_VS |\ 354*4882a593Smuzhiyun BATU_VP) 355*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 356*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* FLASH @ 0xFF800000 */ 359*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE |\ 360*4882a593Smuzhiyun BATL_PP_10 |\ 361*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 362*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE |\ 363*4882a593Smuzhiyun BATU_BL_8M |\ 364*4882a593Smuzhiyun BATU_VS |\ 365*4882a593Smuzhiyun BATU_VP) 366*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE |\ 367*4882a593Smuzhiyun BATL_PP_10 |\ 368*4882a593Smuzhiyun BATL_CACHEINHIBIT |\ 369*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 370*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (0) 373*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (0) 374*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 375*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (0) 378*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (0) 379*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 380*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* IMMRBAR @ 0xF0000000 */ 383*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR |\ 384*4882a593Smuzhiyun BATL_PP_10 |\ 385*4882a593Smuzhiyun BATL_CACHEINHIBIT |\ 386*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 387*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR |\ 388*4882a593Smuzhiyun BATU_BL_128M |\ 389*4882a593Smuzhiyun BATU_VS |\ 390*4882a593Smuzhiyun BATU_VP) 391*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 392*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun /* NAND-Flash @ 0xE1000000, MRAM @ 0xE2000000, CPLD @ 0xE3000000 */ 395*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (0xE0000000 |\ 396*4882a593Smuzhiyun BATL_PP_10 |\ 397*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 398*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U (0xE0000000 |\ 399*4882a593Smuzhiyun BATU_BL_256M |\ 400*4882a593Smuzhiyun BATU_VS |\ 401*4882a593Smuzhiyun BATU_VP) 402*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 403*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (0) 406*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (0) 407*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 408*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* 411*4882a593Smuzhiyun * U-Boot environment setup 412*4882a593Smuzhiyun */ 413*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 414*4882a593Smuzhiyun #define CONFIG_BOOTP_SUBNETMASK 415*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 416*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 417*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 418*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* 421*4882a593Smuzhiyun * The reserved memory 422*4882a593Smuzhiyun */ 423*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 424*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 425*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (8 * 1024 * 1024) 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* 428*4882a593Smuzhiyun * Environment Configuration 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \ 431*4882a593Smuzhiyun + CONFIG_SYS_MONITOR_LEN) 432*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x20000 433*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE) 434*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define CONFIG_NETDEV eth1 437*4882a593Smuzhiyun #define CONFIG_HOSTNAME ids8313 438*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/eldk-4.2/ppc_6xx" 439*4882a593Smuzhiyun #define CONFIG_BOOTFILE "ids8313/uImage" 440*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "ids8313/u-boot.bin" 441*4882a593Smuzhiyun #define CONFIG_FDTFILE "ids8313/ids8313.dtb" 442*4882a593Smuzhiyun #define CONFIG_LOADADDR 0x400000 443*4882a593Smuzhiyun #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo" 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun /* Initial Memory map for Linux*/ 446*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* 449*4882a593Smuzhiyun * Miscellaneous configurable options 450*4882a593Smuzhiyun */ 451*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 452*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 1024 453*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00001000 456*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00C00000 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x100000 459*4882a593Smuzhiyun #define CONFIG_MII 460*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 461*4882a593Smuzhiyun #define CONFIG_TIMESTAMP 462*4882a593Smuzhiyun #define CONFIG_PREBOOT "echo;" \ 463*4882a593Smuzhiyun "echo Type \\\"run nfsboot\\\" " \ 464*4882a593Smuzhiyun "to mount root filesystem over NFS;echo" 465*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run boot_cramfs" 466*4882a593Smuzhiyun #undef CONFIG_SYS_LOADS_BAUD_CHANGE 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define CONFIG_JFFS2_NAND 469*4882a593Smuzhiyun #define CONFIG_JFFS2_DEV "0" 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* mtdparts command line support */ 472*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 475*4882a593Smuzhiyun "netdev=" __stringify(CONFIG_NETDEV) "\0" \ 476*4882a593Smuzhiyun "ethprime=TSEC1\0" \ 477*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 478*4882a593Smuzhiyun "tftpflash=tftpboot ${loadaddr} ${uboot}; " \ 479*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 480*4882a593Smuzhiyun " +${filesize}; " \ 481*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 482*4882a593Smuzhiyun " +${filesize}; " \ 483*4882a593Smuzhiyun "cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \ 484*4882a593Smuzhiyun " ${filesize}; " \ 485*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 486*4882a593Smuzhiyun " +${filesize}; " \ 487*4882a593Smuzhiyun "cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \ 488*4882a593Smuzhiyun " ${filesize}\0" \ 489*4882a593Smuzhiyun "console=ttyS0\0" \ 490*4882a593Smuzhiyun "fdtaddr=0x780000\0" \ 491*4882a593Smuzhiyun "kernel_addr=ff800000\0" \ 492*4882a593Smuzhiyun "fdtfile=" __stringify(CONFIG_FDTFILE) "\0" \ 493*4882a593Smuzhiyun "setbootargs=setenv bootargs " \ 494*4882a593Smuzhiyun "root=${rootdev} rw console=${console}," \ 495*4882a593Smuzhiyun "${baudrate} ${othbootargs}\0" \ 496*4882a593Smuzhiyun "setipargs=setenv bootargs root=${rootdev} rw " \ 497*4882a593Smuzhiyun "nfsroot=${serverip}:${rootpath} " \ 498*4882a593Smuzhiyun "ip=${ipaddr}:${serverip}:${gatewayip}:" \ 499*4882a593Smuzhiyun "${netmask}:${hostname}:${netdev}:off " \ 500*4882a593Smuzhiyun "console=${console},${baudrate} ${othbootargs}\0" \ 501*4882a593Smuzhiyun "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 502*4882a593Smuzhiyun "mtdids=" MTDIDS_DEFAULT "\0" \ 503*4882a593Smuzhiyun "mtdparts=" MTDPARTS_DEFAULT "\0" \ 504*4882a593Smuzhiyun "\0" 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 507*4882a593Smuzhiyun "setenv rootdev /dev/nfs;" \ 508*4882a593Smuzhiyun "run setipargs;run addmtd;" \ 509*4882a593Smuzhiyun "tftp ${loadaddr} ${bootfile};" \ 510*4882a593Smuzhiyun "tftp ${fdtaddr} ${fdtfile};" \ 511*4882a593Smuzhiyun "fdt addr ${fdtaddr};" \ 512*4882a593Smuzhiyun "bootm ${loadaddr} - ${fdtaddr}" 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun /* UBI Support */ 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* bootcount support */ 517*4882a593Smuzhiyun #define CONFIG_BOOTCOUNT_LIMIT 518*4882a593Smuzhiyun #define CONFIG_BOOTCOUNT_I2C 519*4882a593Smuzhiyun #define CONFIG_BOOTCOUNT_ALEN 1 520*4882a593Smuzhiyun #define CONFIG_SYS_BOOTCOUNT_ADDR 0x9 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun #define CONFIG_IMAGE_FORMAT_LEGACY 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun #endif /* __CONFIG_H */ 525