xref: /OK3568_Linux_fs/u-boot/include/configs/hrcon.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2014
3*4882a593Smuzhiyun  * Dirk Eibach,  Guntermann & Drunck GmbH, eibach@gdsys.de
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __CONFIG_H
10*4882a593Smuzhiyun #define __CONFIG_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun  * High Level Configuration Options
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun #define CONFIG_E300		1 /* E300 family */
16*4882a593Smuzhiyun #define CONFIG_MPC83xx		1 /* MPC83xx family */
17*4882a593Smuzhiyun #define CONFIG_MPC830x		1 /* MPC830x family */
18*4882a593Smuzhiyun #define CONFIG_MPC8308		1 /* MPC8308 CPU specific */
19*4882a593Smuzhiyun #define CONFIG_HRCON		1 /* HRCON board specific */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define	CONFIG_SYS_TEXT_BASE	0xFE000000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R
24*4882a593Smuzhiyun #define CONFIG_LAST_STAGE_INIT
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
27*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * System Clock Setup
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN	33333333 /* in Hz */
33*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * Hardware Reset Configuration Word
37*4882a593Smuzhiyun  * if CLKIN is 66.66MHz, then
38*4882a593Smuzhiyun  * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
39*4882a593Smuzhiyun  * We choose the A type silicon as default, so the core is 400Mhz.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\
42*4882a593Smuzhiyun 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
43*4882a593Smuzhiyun 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
44*4882a593Smuzhiyun 	HRCWL_SVCOD_DIV_2 |\
45*4882a593Smuzhiyun 	HRCWL_CSB_TO_CLKIN_4X1 |\
46*4882a593Smuzhiyun 	HRCWL_CORE_TO_CSB_3X1)
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
49*4882a593Smuzhiyun  * in 8308's HRCWH according to the manual, but original Freescale's
50*4882a593Smuzhiyun  * code has them and I've expirienced some problems using the board
51*4882a593Smuzhiyun  * with BDI3000 attached when I've tried to set these bits to zero
52*4882a593Smuzhiyun  * (UART doesn't work after the 'reset run' command).
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\
55*4882a593Smuzhiyun 	HRCWH_PCI_HOST |\
56*4882a593Smuzhiyun 	HRCWH_PCI1_ARBITER_ENABLE |\
57*4882a593Smuzhiyun 	HRCWH_CORE_ENABLE |\
58*4882a593Smuzhiyun 	HRCWH_FROM_0XFFF00100 |\
59*4882a593Smuzhiyun 	HRCWH_BOOTSEQ_DISABLE |\
60*4882a593Smuzhiyun 	HRCWH_SW_WATCHDOG_DISABLE |\
61*4882a593Smuzhiyun 	HRCWH_ROM_LOC_LOCAL_16BIT |\
62*4882a593Smuzhiyun 	HRCWH_RL_EXT_LEGACY |\
63*4882a593Smuzhiyun 	HRCWH_TSEC1M_IN_RGMII |\
64*4882a593Smuzhiyun 	HRCWH_TSEC2M_IN_RGMII |\
65*4882a593Smuzhiyun 	HRCWH_BIG_ENDIAN)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun  * System IO Config
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun #define CONFIG_SYS_SICRH (\
71*4882a593Smuzhiyun 	SICRH_ESDHC_A_SD |\
72*4882a593Smuzhiyun 	SICRH_ESDHC_B_SD |\
73*4882a593Smuzhiyun 	SICRH_ESDHC_C_SD |\
74*4882a593Smuzhiyun 	SICRH_GPIO_A_GPIO |\
75*4882a593Smuzhiyun 	SICRH_GPIO_B_GPIO |\
76*4882a593Smuzhiyun 	SICRH_IEEE1588_A_GPIO |\
77*4882a593Smuzhiyun 	SICRH_USB |\
78*4882a593Smuzhiyun 	SICRH_GTM_GPIO |\
79*4882a593Smuzhiyun 	SICRH_IEEE1588_B_GPIO |\
80*4882a593Smuzhiyun 	SICRH_ETSEC2_GPIO |\
81*4882a593Smuzhiyun 	SICRH_GPIOSEL_1 |\
82*4882a593Smuzhiyun 	SICRH_TMROBI_V3P3 |\
83*4882a593Smuzhiyun 	SICRH_TSOBI1_V2P5 |\
84*4882a593Smuzhiyun 	SICRH_TSOBI2_V2P5)	/* 0x0037f103 */
85*4882a593Smuzhiyun #define CONFIG_SYS_SICRL (\
86*4882a593Smuzhiyun 	SICRL_SPI_PF0 |\
87*4882a593Smuzhiyun 	SICRL_UART_PF0 |\
88*4882a593Smuzhiyun 	SICRL_IRQ_PF0 |\
89*4882a593Smuzhiyun 	SICRL_I2C2_PF0 |\
90*4882a593Smuzhiyun 	SICRL_ETSEC1_GTX_CLK125)	/* 0x00000000 */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * IMMR new address
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		0xE0000000
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun  * SERDES
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun #define CONFIG_FSL_SERDES
101*4882a593Smuzhiyun #define CONFIG_FSL_SERDES1	0xe3000
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * Arbiter Setup
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP	3 /* Arbiter pipeline depth is 4 */
107*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT	3 /* Arbiter repeat count is 4 */
108*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC emergency priority is highest */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * DDR Setup
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
114*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
115*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
116*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
117*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
118*4882a593Smuzhiyun 				| DDRCDR_PZ_LOZ \
119*4882a593Smuzhiyun 				| DDRCDR_NZ_LOZ \
120*4882a593Smuzhiyun 				| DDRCDR_ODT \
121*4882a593Smuzhiyun 				| DDRCDR_Q_DRN)
122*4882a593Smuzhiyun 				/* 0x7b880001 */
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * Manually set up DDR parameters
125*4882a593Smuzhiyun  * consist of one chip NT5TU64M16HG from NANYA
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE		128 /* MB */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007
131*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
132*4882a593Smuzhiyun 				| CSCONFIG_ODT_RD_NEVER \
133*4882a593Smuzhiyun 				| CSCONFIG_ODT_WR_ONLY_CURRENT \
134*4882a593Smuzhiyun 				| CSCONFIG_BANK_BIT_3 \
135*4882a593Smuzhiyun 				| CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
136*4882a593Smuzhiyun 				/* 0x80010102 */
137*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3	0
138*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
139*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_WRT_SHIFT) \
140*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_RRT_SHIFT) \
141*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_WWT_SHIFT) \
142*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
143*4882a593Smuzhiyun 				| (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
144*4882a593Smuzhiyun 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
145*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
146*4882a593Smuzhiyun 				/* 0x00260802 */
147*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
148*4882a593Smuzhiyun 				| (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
149*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
150*4882a593Smuzhiyun 				| (7 << TIMING_CFG1_CASLAT_SHIFT) \
151*4882a593Smuzhiyun 				| (9 << TIMING_CFG1_REFREC_SHIFT) \
152*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
153*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
154*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
155*4882a593Smuzhiyun 				/* 0x26279222 */
156*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2	((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
157*4882a593Smuzhiyun 				| (4 << TIMING_CFG2_CPO_SHIFT) \
158*4882a593Smuzhiyun 				| (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
159*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
160*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
161*4882a593Smuzhiyun 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
162*4882a593Smuzhiyun 				| (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
163*4882a593Smuzhiyun 				/* 0x021848c5 */
164*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL	((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
165*4882a593Smuzhiyun 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
166*4882a593Smuzhiyun 				/* 0x08240100 */
167*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
168*4882a593Smuzhiyun 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
169*4882a593Smuzhiyun 				| SDRAM_CFG_DBW_16)
170*4882a593Smuzhiyun 				/* 0x43100000 */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000 /* 1 posted refresh */
173*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE		((0x0440 << SDRAM_MODE_ESD_SHIFT) \
174*4882a593Smuzhiyun 				| (0x0242 << SDRAM_MODE_SD_SHIFT))
175*4882a593Smuzhiyun 				/* ODT 150ohm CL=4, AL=0 on SDRAM */
176*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2		0x00000000
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun  * Memory test
180*4882a593Smuzhiyun  */
181*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00001000 /* memtest region */
182*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x07f00000
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * The reserved memory
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN	(384 * 1024) /* Reserve 384 kB for Mon */
190*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * Initial RAM Base Address Setup
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
196*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
197*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
198*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	\
199*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * Local Bus Configuration & Clock Setup
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
205*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
206*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR		0x00040000
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * FLASH on the Local Bus
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun #if 1
212*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
213*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
214*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
215*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_LEGACY
216*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_LEGACY_512Kx16
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
220*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE		8 /* FLASH size is up to 8M */
221*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION	1 /* Use h/w Flash protection. */
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* Window base at flash base */
224*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
225*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_8MB)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
228*4882a593Smuzhiyun 				| BR_PS_16	/* 16 bit port */ \
229*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
230*4882a593Smuzhiyun 				| BR_V)		/* valid */
231*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
232*4882a593Smuzhiyun 				| OR_UPM_XAM \
233*4882a593Smuzhiyun 				| OR_GPCM_CSNT \
234*4882a593Smuzhiyun 				| OR_GPCM_ACS_DIV2 \
235*4882a593Smuzhiyun 				| OR_GPCM_XACS \
236*4882a593Smuzhiyun 				| OR_GPCM_SCY_15 \
237*4882a593Smuzhiyun 				| OR_GPCM_TRLX_SET \
238*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
241*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	135
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
244*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun  * FPGA
248*4882a593Smuzhiyun  */
249*4882a593Smuzhiyun #define CONFIG_SYS_FPGA0_BASE		0xE0600000
250*4882a593Smuzhiyun #define CONFIG_SYS_FPGA0_SIZE		1 /* FPGA size is 1M */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Window base at FPGA base */
253*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_FPGA0_BASE
254*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_1MB)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FPGA0_BASE \
257*4882a593Smuzhiyun 				| BR_PS_16	/* 16 bit port */ \
258*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
259*4882a593Smuzhiyun 				| BR_V)		/* valid */
260*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	(MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
261*4882a593Smuzhiyun 				| OR_UPM_XAM \
262*4882a593Smuzhiyun 				| OR_GPCM_CSNT \
263*4882a593Smuzhiyun 				| OR_GPCM_ACS_DIV2 \
264*4882a593Smuzhiyun 				| OR_GPCM_XACS \
265*4882a593Smuzhiyun 				| OR_GPCM_SCY_15 \
266*4882a593Smuzhiyun 				| OR_GPCM_TRLX_SET \
267*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_BASE(k)		CONFIG_SYS_FPGA0_BASE
270*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_DONE(k)		0x0010
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_COUNT		1
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define CONFIG_SYS_MCLINK_MAX		3
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_PTR \
277*4882a593Smuzhiyun 	{ (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun  * Serial Port
281*4882a593Smuzhiyun  */
282*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	2
283*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
284*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
285*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE  \
288*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
291*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /* Pass open firmware flat tree */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* I2C */
296*4882a593Smuzhiyun #define CONFIG_SYS_I2C
297*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
298*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
299*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
300*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define CONFIG_PCA953X			/* NXP PCA9554 */
303*4882a593Smuzhiyun #define CONFIG_PCA9698			/* NXP PCA9698 */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS
306*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH0
307*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_0		50000
308*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_0		0x7F
309*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH1
310*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_1		50000
311*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_1		0x7F
312*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH2
313*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_2		50000
314*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_2		0x7F
315*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH3
316*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_3		50000
317*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_3		0x7F
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #ifdef CONFIG_HRCON_DH
320*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_DUAL
321*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH0_1
322*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_0_1		50000
323*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_0_1		0x7F
324*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH1_1
325*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_1_1		50000
326*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_1_1		0x7F
327*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH2_1
328*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_2_1		50000
329*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_2_1		0x7F
330*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_CH3_1
331*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SPEED_3_1		50000
332*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IHS_SLAVE_3_1		0x7F
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * Software (bit-bang) I2C driver configuration
337*4882a593Smuzhiyun  */
338*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT
339*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED		50000
340*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE		0x7F
341*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS2
342*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_2		50000
343*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_2		0x7F
344*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS3
345*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_3		50000
346*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_3		0x7F
347*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS4
348*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_4		50000
349*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_4		0x7F
350*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS5
351*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_5		50000
352*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_5		0x7F
353*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS6
354*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_6		50000
355*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_6		0x7F
356*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS7
357*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_7		50000
358*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_7		0x7F
359*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS8
360*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_8		50000
361*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_8		0x7F
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #ifdef CONFIG_HRCON_DH
364*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS9
365*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_9		50000
366*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_9		0x7F
367*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS10
368*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_10		50000
369*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_10		0x7F
370*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS11
371*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_11		50000
372*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_11		0x7F
373*4882a593Smuzhiyun #define I2C_SOFT_DECLARATIONS12
374*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SPEED_12		50000
375*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SOFT_SLAVE_12		0x7F
376*4882a593Smuzhiyun #endif
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #ifdef CONFIG_HRCON_DH
379*4882a593Smuzhiyun #define CONFIG_SYS_ICS8N3QV01_I2C		{13, 14, 15, 16, 17, 18, 19, 20}
380*4882a593Smuzhiyun #define CONFIG_SYS_DP501_I2C			{1, 3, 5, 7, 2, 4, 6, 8}
381*4882a593Smuzhiyun #define CONFIG_HRCON_FANS			{ {10, 0x4c}, {11, 0x4c}, \
382*4882a593Smuzhiyun 						  {12, 0x4c} }
383*4882a593Smuzhiyun #else
384*4882a593Smuzhiyun #define CONFIG_SYS_ICS8N3QV01_I2C		{9, 10, 11, 12}
385*4882a593Smuzhiyun #define CONFIG_SYS_DP501_I2C			{1, 2, 3, 4}
386*4882a593Smuzhiyun #define CONFIG_HRCON_FANS			{ {6, 0x4c}, {7, 0x4c}, \
387*4882a593Smuzhiyun 						  {8, 0x4c} }
388*4882a593Smuzhiyun #endif
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #ifndef __ASSEMBLY__
391*4882a593Smuzhiyun void fpga_gpio_set(unsigned int bus, int pin);
392*4882a593Smuzhiyun void fpga_gpio_clear(unsigned int bus, int pin);
393*4882a593Smuzhiyun int fpga_gpio_get(unsigned int bus, int pin);
394*4882a593Smuzhiyun void fpga_control_set(unsigned int bus, int pin);
395*4882a593Smuzhiyun void fpga_control_clear(unsigned int bus, int pin);
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define I2C_SDA_GPIO	((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
399*4882a593Smuzhiyun #define I2C_SCL_GPIO	((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
400*4882a593Smuzhiyun #define I2C_FPGA_IDX	(I2C_ADAP_HWNR % 4)
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #ifdef CONFIG_HRCON_DH
403*4882a593Smuzhiyun #define I2C_ACTIVE \
404*4882a593Smuzhiyun 	do { \
405*4882a593Smuzhiyun 		if (I2C_ADAP_HWNR > 7) \
406*4882a593Smuzhiyun 			fpga_control_set(I2C_FPGA_IDX, 0x0004); \
407*4882a593Smuzhiyun 		else \
408*4882a593Smuzhiyun 			fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
409*4882a593Smuzhiyun 	} while (0)
410*4882a593Smuzhiyun #else
411*4882a593Smuzhiyun #define I2C_ACTIVE	{ }
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun #define I2C_TRISTATE	{ }
414*4882a593Smuzhiyun #define I2C_READ \
415*4882a593Smuzhiyun 	(fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
416*4882a593Smuzhiyun #define I2C_SDA(bit) \
417*4882a593Smuzhiyun 	do { \
418*4882a593Smuzhiyun 		if (bit) \
419*4882a593Smuzhiyun 			fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
420*4882a593Smuzhiyun 		else \
421*4882a593Smuzhiyun 			fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
422*4882a593Smuzhiyun 	} while (0)
423*4882a593Smuzhiyun #define I2C_SCL(bit) \
424*4882a593Smuzhiyun 	do { \
425*4882a593Smuzhiyun 		if (bit) \
426*4882a593Smuzhiyun 			fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
427*4882a593Smuzhiyun 		else \
428*4882a593Smuzhiyun 			fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
429*4882a593Smuzhiyun 	} while (0)
430*4882a593Smuzhiyun #define I2C_DELAY	udelay(25)	/* 1/4 I2C clock duration */
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun  * Software (bit-bang) MII driver configuration
434*4882a593Smuzhiyun  */
435*4882a593Smuzhiyun #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
436*4882a593Smuzhiyun #define CONFIG_BITBANGMII_MULTI
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun  * OSD Setup
440*4882a593Smuzhiyun  */
441*4882a593Smuzhiyun #define CONFIG_SYS_OSD_SCREENS		1
442*4882a593Smuzhiyun #define CONFIG_SYS_DP501_DIFFERENTIAL
443*4882a593Smuzhiyun #define CONFIG_SYS_DP501_VCAPCTRL0	0x01 /* DDR mode 0, DE for H/VSYNC */
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #ifdef CONFIG_HRCON_DH
446*4882a593Smuzhiyun #define CONFIG_SYS_OSD_DH
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun  * General PCI
451*4882a593Smuzhiyun  * Addresses are mapped 1-1.
452*4882a593Smuzhiyun  */
453*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_BASE		0xA0000000
454*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BASE	0xA0000000
455*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA0000000
456*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
457*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_BASE	0xB0000000
458*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_SIZE	0x01000000
459*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
460*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xB1000000
461*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* enable PCIE clock */
464*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_PCIEXP1CM	1
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
467*4882a593Smuzhiyun #define CONFIG_PCIE
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
470*4882a593Smuzhiyun #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun  * TSEC
474*4882a593Smuzhiyun  */
475*4882a593Smuzhiyun #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
476*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET	0x24000
477*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun  * TSEC ethernet configuration
481*4882a593Smuzhiyun  */
482*4882a593Smuzhiyun #define CONFIG_MII		1 /* MII PHY management */
483*4882a593Smuzhiyun #define CONFIG_TSEC1
484*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC0"
485*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		1
486*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
487*4882a593Smuzhiyun #define TSEC1_FLAGS		TSEC_GIGABIT
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /* Options are: eTSEC[0-1] */
490*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC0"
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun  * Environment
494*4882a593Smuzhiyun  */
495*4882a593Smuzhiyun #if 1
496*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + \
497*4882a593Smuzhiyun 				 CONFIG_SYS_MONITOR_LEN)
498*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K(one sector) for env */
499*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
500*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
501*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
502*4882a593Smuzhiyun #else
503*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000		/* 8KB */
504*4882a593Smuzhiyun #endif
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
507*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /*
510*4882a593Smuzhiyun  * Command line configuration.
511*4882a593Smuzhiyun  */
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
514*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /*
517*4882a593Smuzhiyun  * Miscellaneous configurable options
518*4882a593Smuzhiyun  */
519*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
520*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
521*4882a593Smuzhiyun #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
529*4882a593Smuzhiyun  * have to be in the first 256 MB of memory, since this is
530*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
531*4882a593Smuzhiyun  */
532*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun  * Core HID Setup
536*4882a593Smuzhiyun  */
537*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT	0x000000000
538*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
539*4882a593Smuzhiyun 				 HID0_ENABLE_INSTRUCTION_CACHE | \
540*4882a593Smuzhiyun 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
541*4882a593Smuzhiyun #define CONFIG_SYS_HID2		HID2_HBE
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun  * MMU Setup
545*4882a593Smuzhiyun  */
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /* DDR: cache cacheable */
548*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
549*4882a593Smuzhiyun 					BATL_MEMCOHERENCE)
550*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
551*4882a593Smuzhiyun 					BATU_VS | BATU_VP)
552*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
553*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
556*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR | BATL_PP_RW | \
557*4882a593Smuzhiyun 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
558*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
559*4882a593Smuzhiyun 					BATU_VP)
560*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
561*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /* FLASH: icache cacheable, but dcache-inhibit and guarded */
564*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
565*4882a593Smuzhiyun 					BATL_MEMCOHERENCE)
566*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
567*4882a593Smuzhiyun 					BATU_VS | BATU_VP)
568*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
569*4882a593Smuzhiyun 					BATL_CACHEINHIBIT | \
570*4882a593Smuzhiyun 					BATL_GUARDEDSTORAGE)
571*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /* Stack in dcache: cacheable, no memory coherence */
574*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
575*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
576*4882a593Smuzhiyun 					BATU_VS | BATU_VP)
577*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
578*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun /*
581*4882a593Smuzhiyun  * Environment Configuration
582*4882a593Smuzhiyun  */
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
587*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
588*4882a593Smuzhiyun #endif
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #define CONFIG_HOSTNAME		hrcon
594*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
595*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #define CONFIG_PREBOOT		/* enable preboot variable */
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
600*4882a593Smuzhiyun 	"netdev=eth0\0"							\
601*4882a593Smuzhiyun 	"consoledev=ttyS1\0"						\
602*4882a593Smuzhiyun 	"u-boot=u-boot.bin\0"						\
603*4882a593Smuzhiyun 	"kernel_addr=1000000\0"					\
604*4882a593Smuzhiyun 	"fdt_addr=C00000\0"						\
605*4882a593Smuzhiyun 	"fdtfile=hrcon.dtb\0"				\
606*4882a593Smuzhiyun 	"load=tftp ${loadaddr} ${u-boot}\0"				\
607*4882a593Smuzhiyun 	"update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)	\
608*4882a593Smuzhiyun 		" +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
609*4882a593Smuzhiyun 		" +${filesize};cp.b ${fileaddr} "			\
610*4882a593Smuzhiyun 		__stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"	\
611*4882a593Smuzhiyun 	"upd=run load update\0"						\
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND						\
614*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "				\
615*4882a593Smuzhiyun 	"nfsroot=$serverip:$rootpath "					\
616*4882a593Smuzhiyun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
617*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"			\
618*4882a593Smuzhiyun 	"tftp ${kernel_addr} $bootfile;"				\
619*4882a593Smuzhiyun 	"tftp ${fdt_addr} $fdtfile;"					\
620*4882a593Smuzhiyun 	"bootm ${kernel_addr} - ${fdt_addr}"
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun #define CONFIG_MMCBOOTCOMMAND						\
623*4882a593Smuzhiyun 	"setenv bootargs root=/dev/mmcblk0p3 rw rootwait "		\
624*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"			\
625*4882a593Smuzhiyun 	"ext2load mmc 0:2 ${kernel_addr} $bootfile;"			\
626*4882a593Smuzhiyun 	"ext2load mmc 0:2 ${fdt_addr} $fdtfile;"			\
627*4882a593Smuzhiyun 	"bootm ${kernel_addr} - ${fdt_addr}"
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND		CONFIG_MMCBOOTCOMMAND
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #endif	/* __CONFIG_H */
632