xref: /OK3568_Linux_fs/u-boot/include/configs/exynos5-common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Samsung Electronics
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Configuration settings for the SAMSUNG EXYNOS5 board.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __CONFIG_EXYNOS5_COMMON_H
10*4882a593Smuzhiyun #define __CONFIG_EXYNOS5_COMMON_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define CONFIG_EXYNOS5			/* Exynos5 Family */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "exynos-common.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define CONFIG_EXYNOS_SPL
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifdef FTRACE
19*4882a593Smuzhiyun #define CONFIG_TRACE
20*4882a593Smuzhiyun #define CONFIG_TRACE_BUFFER_SIZE	(16 << 20)
21*4882a593Smuzhiyun #define CONFIG_TRACE_EARLY_SIZE		(8 << 20)
22*4882a593Smuzhiyun #define CONFIG_TRACE_EARLY
23*4882a593Smuzhiyun #define CONFIG_TRACE_EARLY_ADDR		0x50000000
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Enable ACE acceleration for SHA1 and SHA256 */
27*4882a593Smuzhiyun #define CONFIG_EXYNOS_ACE_SHA
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Power Down Modes */
30*4882a593Smuzhiyun #define S5P_CHECK_SLEEP			0x00000BAD
31*4882a593Smuzhiyun #define S5P_CHECK_DIDLE			0xBAD00000
32*4882a593Smuzhiyun #define S5P_CHECK_LPA			0xABAD0000
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Offset for inform registers */
35*4882a593Smuzhiyun #define INFORM0_OFFSET			0x800
36*4882a593Smuzhiyun #define INFORM1_OFFSET			0x804
37*4882a593Smuzhiyun #define INFORM2_OFFSET			0x808
38*4882a593Smuzhiyun #define INFORM3_OFFSET			0x80c
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* select serial console configuration */
41*4882a593Smuzhiyun #define EXYNOS5_DEFAULT_UART_OFFSET	0x010000
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Thermal Management Unit */
44*4882a593Smuzhiyun #define CONFIG_EXYNOS_TMU
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* MMC SPL */
47*4882a593Smuzhiyun #define COPY_BL2_FNPTR_ADDR	0x02020030
48*4882a593Smuzhiyun #define CONFIG_SUPPORT_EMMC_BOOT
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* specific .lds file */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Boot Argument Buffer Size */
53*4882a593Smuzhiyun /* memtest works on */
54*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
55*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + 0x5E00000)
56*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x3E00000)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CONFIG_RD_LVL
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define PHYS_SDRAM_1		CONFIG_SYS_SDRAM_BASE
61*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE	SDRAM_BANK_SIZE
62*4882a593Smuzhiyun #define PHYS_SDRAM_2		(CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
63*4882a593Smuzhiyun #define PHYS_SDRAM_2_SIZE	SDRAM_BANK_SIZE
64*4882a593Smuzhiyun #define PHYS_SDRAM_3		(CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
65*4882a593Smuzhiyun #define PHYS_SDRAM_3_SIZE	SDRAM_BANK_SIZE
66*4882a593Smuzhiyun #define PHYS_SDRAM_4		(CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
67*4882a593Smuzhiyun #define PHYS_SDRAM_4_SIZE	SDRAM_BANK_SIZE
68*4882a593Smuzhiyun #define PHYS_SDRAM_5		(CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
69*4882a593Smuzhiyun #define PHYS_SDRAM_5_SIZE	SDRAM_BANK_SIZE
70*4882a593Smuzhiyun #define PHYS_SDRAM_6		(CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
71*4882a593Smuzhiyun #define PHYS_SDRAM_6_SIZE	SDRAM_BANK_SIZE
72*4882a593Smuzhiyun #define PHYS_SDRAM_7		(CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
73*4882a593Smuzhiyun #define PHYS_SDRAM_7_SIZE	SDRAM_BANK_SIZE
74*4882a593Smuzhiyun #define PHYS_SDRAM_8		(CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
75*4882a593Smuzhiyun #define PHYS_SDRAM_8_SIZE	SDRAM_BANK_SIZE
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	0x00000000
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV		0
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define CONFIG_SECURE_BL1_ONLY
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Secure FW size configuration */
84*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BL1_ONLY
85*4882a593Smuzhiyun #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
86*4882a593Smuzhiyun #else
87*4882a593Smuzhiyun #define CONFIG_SEC_FW_SIZE 0
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* Configuration of BL1, BL2, ENV Blocks on mmc */
91*4882a593Smuzhiyun #define CONFIG_RES_BLOCK_SIZE	(512)
92*4882a593Smuzhiyun #define CONFIG_BL1_SIZE	(16 << 10) /*16 K reserved for BL1*/
93*4882a593Smuzhiyun #define CONFIG_BL2_SIZE	(512UL << 10UL) /* 512 KB */
94*4882a593Smuzhiyun #define CONFIG_ENV_SIZE	(16 << 10) /* 16 KB */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define CONFIG_BL1_OFFSET	(CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
97*4882a593Smuzhiyun #define CONFIG_BL2_OFFSET	(CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* U-Boot copy size from boot Media to DRAM.*/
100*4882a593Smuzhiyun #define BL2_START_OFFSET	(CONFIG_BL2_OFFSET/512)
101*4882a593Smuzhiyun #define BL2_SIZE_BLOC_COUNT	(CONFIG_BL2_SIZE/512)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define EXYNOS_COPY_SPI_FNPTR_ADDR	0x02020058
104*4882a593Smuzhiyun #define SPI_FLASH_UBOOT_POS	(CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* I2C */
107*4882a593Smuzhiyun #define CONFIG_SYS_I2C_S3C24X0
108*4882a593Smuzhiyun #define CONFIG_SYS_I2C_S3C24X0_SPEED	100000		/* 100 Kbps */
109*4882a593Smuzhiyun #define CONFIG_SYS_I2C_S3C24X0_SLAVE    0x0
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* SPI */
112*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH
113*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
114*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED		50000000
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
118*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE	SPI_MODE_0
119*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	CONFIG_ENV_SIZE
120*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS	1
121*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ	50000000
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Ethernet Controllor Driver */
125*4882a593Smuzhiyun #ifdef CONFIG_CMD_NET
126*4882a593Smuzhiyun #define CONFIG_SMC911X
127*4882a593Smuzhiyun #define CONFIG_SMC911X_BASE		0x5000000
128*4882a593Smuzhiyun #define CONFIG_SMC911X_16_BIT
129*4882a593Smuzhiyun #define CONFIG_ENV_SROM_BANK		1
130*4882a593Smuzhiyun #endif /*CONFIG_CMD_NET*/
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Enable Time Command */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* USB */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* USB boot mode */
137*4882a593Smuzhiyun #define CONFIG_USB_BOOTING
138*4882a593Smuzhiyun #define EXYNOS_COPY_USB_FNPTR_ADDR	0x02020070
139*4882a593Smuzhiyun #define EXYNOS_USB_SECONDARY_BOOT	0xfeed0002
140*4882a593Smuzhiyun #define EXYNOS_IRAM_SECONDARY_BASE	0x02020018
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES(func) \
143*4882a593Smuzhiyun 	func(MMC, mmc, 1) \
144*4882a593Smuzhiyun 	func(MMC, mmc, 0) \
145*4882a593Smuzhiyun 	func(PXE, pxe, na) \
146*4882a593Smuzhiyun 	func(DHCP, dhcp, na)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #include <config_distro_bootcmd.h>
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #ifndef MEM_LAYOUT_ENV_SETTINGS
151*4882a593Smuzhiyun /* 2GB RAM, bootm size of 256M, load scripts after that */
152*4882a593Smuzhiyun #define MEM_LAYOUT_ENV_SETTINGS \
153*4882a593Smuzhiyun 	"bootm_size=0x10000000\0" \
154*4882a593Smuzhiyun 	"kernel_addr_r=0x42000000\0" \
155*4882a593Smuzhiyun 	"fdt_addr_r=0x43000000\0" \
156*4882a593Smuzhiyun 	"ramdisk_addr_r=0x43300000\0" \
157*4882a593Smuzhiyun 	"scriptaddr=0x50000000\0" \
158*4882a593Smuzhiyun 	"pxefile_addr_r=0x51000000\0"
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #ifndef EXYNOS_DEVICE_SETTINGS
162*4882a593Smuzhiyun #define EXYNOS_DEVICE_SETTINGS \
163*4882a593Smuzhiyun 	"stdin=serial\0" \
164*4882a593Smuzhiyun 	"stdout=serial\0" \
165*4882a593Smuzhiyun 	"stderr=serial\0"
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #ifndef EXYNOS_FDTFILE_SETTING
169*4882a593Smuzhiyun #define EXYNOS_FDTFILE_SETTING
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
173*4882a593Smuzhiyun 	EXYNOS_DEVICE_SETTINGS \
174*4882a593Smuzhiyun 	EXYNOS_FDTFILE_SETTING \
175*4882a593Smuzhiyun 	MEM_LAYOUT_ENV_SETTINGS \
176*4882a593Smuzhiyun 	BOOTENV
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #endif	/* __CONFIG_EXYNOS5_COMMON_H */
179