xref: /OK3568_Linux_fs/u-boot/include/configs/eb_cpu5282.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _CONFIG_EB_CPU5282_H_
10*4882a593Smuzhiyun #define _CONFIG_EB_CPU5282_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*----------------------------------------------------------------------*
15*4882a593Smuzhiyun  * High Level Configuration Options (easy to change)                    *
16*4882a593Smuzhiyun  *----------------------------------------------------------------------*/
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define CONFIG_MCFUART
21*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #undef	CONFIG_MONITOR_IS_IN_RAM		/* starts uboot direct */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "printenv"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*----------------------------------------------------------------------*
28*4882a593Smuzhiyun  * Options								*
29*4882a593Smuzhiyun  *----------------------------------------------------------------------*/
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CONFIG_BOOT_RETRY_TIME	-1
32*4882a593Smuzhiyun #define CONFIG_RESET_TO_RETRY
33*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define CONFIG_HW_WATCHDOG
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define STATUS_LED_ACTIVE		0
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*----------------------------------------------------------------------*
40*4882a593Smuzhiyun  * Configuration for environment					*
41*4882a593Smuzhiyun  * Environment is in the second sector of the first 256k of flash	*
42*4882a593Smuzhiyun  *----------------------------------------------------------------------*/
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xFF040000
45*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x00020000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * BOOTP options
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
51*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
52*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
53*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Command line configuration.
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define CONFIG_MCFTMR
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define	CONFIG_SYS_LONGHELP	1
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size	*/
65*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x20000
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x100000
70*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x400000
71*4882a593Smuzhiyun /*#define CONFIG_SYS_DRAM_TEST		1 */
72*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*----------------------------------------------------------------------*
75*4882a593Smuzhiyun  * Clock and PLL Configuration						*
76*4882a593Smuzhiyun  *----------------------------------------------------------------------*/
77*4882a593Smuzhiyun #define	CONFIG_SYS_CLK			80000000      /* 8MHz * 8 */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define CONFIG_SYS_MFD		0x02	/* PLL Multiplication Factor Devider */
82*4882a593Smuzhiyun #define CONFIG_SYS_RFD		0x00	/* PLL Reduce Frecuency Devider */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*----------------------------------------------------------------------*
85*4882a593Smuzhiyun  * Network								*
86*4882a593Smuzhiyun  *----------------------------------------------------------------------*/
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define CONFIG_MCFFEC
89*4882a593Smuzhiyun #define CONFIG_MII			1
90*4882a593Smuzhiyun #define CONFIG_MII_INIT			1
91*4882a593Smuzhiyun #define CONFIG_SYS_DISCOVER_PHY
92*4882a593Smuzhiyun #define CONFIG_SYS_RX_ETH_BUFFER	8
93*4882a593Smuzhiyun #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CONFIG_SYS_FEC0_PINMUX		0
96*4882a593Smuzhiyun #define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
97*4882a593Smuzhiyun #define MCFFEC_TOUT_LOOP		50000
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define CONFIG_OVERWRITE_ETHADDR_ONCE
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*-------------------------------------------------------------------------
102*4882a593Smuzhiyun  * Low Level Configuration Settings
103*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
104*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
105*4882a593Smuzhiyun  *-----------------------------------------------------------------------*/
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define	CONFIG_SYS_MBAR			0x40000000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*-----------------------------------------------------------------------
110*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
111*4882a593Smuzhiyun  *-----------------------------------------------------------------------*/
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
114*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x10000
115*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	\
116*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
117*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*-----------------------------------------------------------------------
120*4882a593Smuzhiyun  * Start addresses for the final memory configuration
121*4882a593Smuzhiyun  * (Set up by the startup code)
122*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE0		0x00000000
125*4882a593Smuzhiyun #define	CONFIG_SYS_SDRAM_SIZE0		16	/* SDRAM size in MB */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_SDRAM_BASE0
128*4882a593Smuzhiyun #define	CONFIG_SYS_SDRAM_SIZE		CONFIG_SYS_SDRAM_SIZE0
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		0x20000
131*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
132*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
136*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
137*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define	CONFIG_SYS_BOOTMAPSZ	(8 << 20) /* Initial Memory map for Linux */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*-----------------------------------------------------------------------
142*4882a593Smuzhiyun  * FLASH organization
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
147*4882a593Smuzhiyun #define	CONFIG_SYS_INT_FLASH_BASE	0xF0000000
148*4882a593Smuzhiyun #define CONFIG_SYS_INT_FLASH_ENABLE	0x21
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define	CONFIG_SYS_MAX_FLASH_SECT	128
151*4882a593Smuzhiyun #define	CONFIG_SYS_MAX_FLASH_BANKS	1
152*4882a593Smuzhiyun #define	CONFIG_SYS_FLASH_ERASE_TOUT	10000000
153*4882a593Smuzhiyun #define	CONFIG_SYS_FLASH_PROTECTION
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
156*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
157*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE		16*1024*1024
158*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /*-----------------------------------------------------------------------
163*4882a593Smuzhiyun  * Cache Configuration
164*4882a593Smuzhiyun  */
165*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
168*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
169*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
170*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
171*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV + CF_CACR_DCM)
172*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
173*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
174*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
175*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_DISD | \
176*4882a593Smuzhiyun 					 CF_CACR_CEIB | CF_CACR_DBWE | \
177*4882a593Smuzhiyun 					 CF_CACR_EUSP)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*-----------------------------------------------------------------------
180*4882a593Smuzhiyun  * Memory bank definitions
181*4882a593Smuzhiyun  */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0xFF000000
184*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00001980
185*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x00FF0001
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define CONFIG_SYS_CS2_BASE		0xE0000000
188*4882a593Smuzhiyun #define CONFIG_SYS_CS2_CTRL		0x00001980
189*4882a593Smuzhiyun #define CONFIG_SYS_CS2_MASK		0x000F0001
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define CONFIG_SYS_CS3_BASE		0xE0100000
192*4882a593Smuzhiyun #define CONFIG_SYS_CS3_CTRL		0x00001980
193*4882a593Smuzhiyun #define CONFIG_SYS_CS3_MASK		0x000F0001
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /*-----------------------------------------------------------------------
196*4882a593Smuzhiyun  * Port configuration
197*4882a593Smuzhiyun  */
198*4882a593Smuzhiyun #define CONFIG_SYS_PACNT		0x0000000	/* Port A D[31:24] */
199*4882a593Smuzhiyun #define CONFIG_SYS_PADDR		0x0000000
200*4882a593Smuzhiyun #define CONFIG_SYS_PADAT		0x0000000
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define CONFIG_SYS_PBCNT		0x0000000	/* Port B D[23:16] */
203*4882a593Smuzhiyun #define CONFIG_SYS_PBDDR		0x0000000
204*4882a593Smuzhiyun #define CONFIG_SYS_PBDAT		0x0000000
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CONFIG_SYS_PCCNT		0x0000000	/* Port C D[15:08] */
207*4882a593Smuzhiyun #define CONFIG_SYS_PCDDR		0x0000000
208*4882a593Smuzhiyun #define CONFIG_SYS_PCDAT		0x0000000
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define CONFIG_SYS_PDCNT		0x0000000	/* Port D D[07:00] */
211*4882a593Smuzhiyun #define CONFIG_SYS_PCDDR		0x0000000
212*4882a593Smuzhiyun #define CONFIG_SYS_PCDAT		0x0000000
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define CONFIG_SYS_PASPAR		0x0F0F
215*4882a593Smuzhiyun #define CONFIG_SYS_PEHLPAR		0xC0
216*4882a593Smuzhiyun #define CONFIG_SYS_PUAPAR		0x0F
217*4882a593Smuzhiyun #define CONFIG_SYS_DDRUA		0x05
218*4882a593Smuzhiyun #define CONFIG_SYS_PJPAR		0xFF
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*-----------------------------------------------------------------------
221*4882a593Smuzhiyun  * I2C
222*4882a593Smuzhiyun  */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define CONFIG_SYS_I2C
225*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000300
228*4882a593Smuzhiyun #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	100000
231*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifdef CONFIG_CMD_DATE
234*4882a593Smuzhiyun #define CONFIG_RTC_DS1338
235*4882a593Smuzhiyun #define CONFIG_I2C_RTC_ADDR		0x68
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /*-----------------------------------------------------------------------
239*4882a593Smuzhiyun  * VIDEO configuration
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #ifdef CONFIG_VIDEO
243*4882a593Smuzhiyun #define CONFIG_VIDEO_VCXK			1
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN	2
246*4882a593Smuzhiyun #define	CONFIG_SYS_VCXK_DOUBLEBUFFERED		1
247*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_BASE			CONFIG_SYS_CS2_BASE
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT	MCFGPTB_GPTPORT
250*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR		MCFGPTB_GPTDDR
251*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN		0x0001
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_ENABLE_PORT		MCFGPTB_GPTPORT
254*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_ENABLE_DDR		MCFGPTB_GPTDDR
255*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_ENABLE_PIN		0x0002
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_REQUEST_PORT		MCFGPTB_GPTPORT
258*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_REQUEST_DDR		MCFGPTB_GPTDDR
259*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_REQUEST_PIN		0x0004
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_INVERT_PORT		MCFGPIO_PORTE
262*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_INVERT_DDR		MCFGPIO_DDRE
263*4882a593Smuzhiyun #define CONFIG_SYS_VCXK_INVERT_PIN		MCFGPIO_PORT2
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #endif /* CONFIG_VIDEO */
266*4882a593Smuzhiyun #endif	/* _CONFIG_M5282EVB_H */
267*4882a593Smuzhiyun /*---------------------------------------------------------------------*/
268