1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2009-2012 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * Corenet DS style board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef __CONFIG_H 11*4882a593Smuzhiyun #define __CONFIG_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "../board/freescale/common/ics307_clk.h" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 16*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT 17*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 18*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 19*4882a593Smuzhiyun #ifdef CONFIG_NAND 20*4882a593Smuzhiyun #define CONFIG_RAMBOOT_NAND 21*4882a593Smuzhiyun #endif 22*4882a593Smuzhiyun #define CONFIG_BOOTSCRIPT_COPY_RAM 23*4882a593Smuzhiyun #else 24*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 25*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 26*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 27*4882a593Smuzhiyun #if defined(CONFIG_TARGET_P3041DS) 28*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 29*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P4080DS) 30*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 31*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P5020DS) 32*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 33*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P5040DS) 34*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 35*4882a593Smuzhiyun #endif 36*4882a593Smuzhiyun #endif 37*4882a593Smuzhiyun #endif 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 40*4882a593Smuzhiyun /* Set 1M boot space */ 41*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 42*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 43*4882a593Smuzhiyun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 44*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 45*4882a593Smuzhiyun #endif 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* High Level Configuration Options */ 48*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 49*4882a593Smuzhiyun #define CONFIG_MP /* support multiple processors */ 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 52*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 53*4882a593Smuzhiyun #endif 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 56*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 57*4882a593Smuzhiyun #endif 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 60*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 61*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 62*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 63*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 64*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #ifndef CONFIG_MTD_NOR_FLASH 69*4882a593Smuzhiyun #else 70*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 71*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 72*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 73*4882a593Smuzhiyun #endif 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 76*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 77*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 78*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 79*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 80*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 81*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 82*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 83*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 84*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 85*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 86*4882a593Smuzhiyun #define CONFIG_FSL_FIXED_MMC_LOCATION 87*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 88*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 89*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (512 * 1658) 90*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 91*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 92*4882a593Smuzhiyun #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 93*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 94*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 95*4882a593Smuzhiyun #define CONFIG_ENV_ADDR 0xffe20000 96*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 97*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE) 98*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 99*4882a593Smuzhiyun #else 100*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 101*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 102*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 103*4882a593Smuzhiyun #endif 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING 111*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE 112*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 113*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 114*4882a593Smuzhiyun #define CONFIG_DDR_ECC 115*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 116*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 117*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 118*4882a593Smuzhiyun #endif 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 123*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 124*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 125*4882a593Smuzhiyun #endif 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 128*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 129*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 130*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* 133*4882a593Smuzhiyun * Config the L3 Cache as L3 SRAM 134*4882a593Smuzhiyun */ 135*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 136*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 137*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 138*4882a593Smuzhiyun #else 139*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 140*4882a593Smuzhiyun #endif 141*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE (1024 << 10) 142*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 145*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR 0xf0000000 146*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 147*4882a593Smuzhiyun #endif 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* EEPROM */ 150*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 151*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 152*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 0 153*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 154*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* 157*4882a593Smuzhiyun * DDR Setup 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 160*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 161*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 164*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define CONFIG_DDR_SPD 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 1 169*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x51 170*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x52 171*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 172*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * Local Bus Definitions 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Set the local bus clock 1/8 of platform clock */ 179*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 182*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 183*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 184*4882a593Smuzhiyun #else 185*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 186*4882a593Smuzhiyun #endif 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BR_PRELIM \ 189*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 190*4882a593Smuzhiyun | BR_PS_16 | BR_V) 191*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 192*4882a593Smuzhiyun | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM \ 195*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 196*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 199*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 200*4882a593Smuzhiyun #define PIXIS_BASE_PHYS 0xfffdf0000ull 201*4882a593Smuzhiyun #else 202*4882a593Smuzhiyun #define PIXIS_BASE_PHYS PIXIS_BASE 203*4882a593Smuzhiyun #endif 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 206*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define PIXIS_LBMAP_SWITCH 7 209*4882a593Smuzhiyun #define PIXIS_LBMAP_MASK 0xf0 210*4882a593Smuzhiyun #define PIXIS_LBMAP_SHIFT 4 211*4882a593Smuzhiyun #define PIXIS_LBMAP_ALTBANK 0x40 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 214*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 217*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 218*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 219*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) 224*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 225*4882a593Smuzhiyun #endif 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* Nand Flash */ 228*4882a593Smuzhiyun #ifdef CONFIG_NAND_FSL_ELBC 229*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xffa00000 230*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 231*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 232*4882a593Smuzhiyun #else 233*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 234*4882a593Smuzhiyun #endif 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 237*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 238*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* NAND flash config */ 241*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 242*4882a593Smuzhiyun | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 243*4882a593Smuzhiyun | BR_PS_8 /* Port Size = 8 bit */ \ 244*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 245*4882a593Smuzhiyun | BR_V) /* valid */ 246*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 247*4882a593Smuzhiyun | OR_FCM_PGS /* Large Page*/ \ 248*4882a593Smuzhiyun | OR_FCM_CSCT \ 249*4882a593Smuzhiyun | OR_FCM_CST \ 250*4882a593Smuzhiyun | OR_FCM_CHT \ 251*4882a593Smuzhiyun | OR_FCM_SCY_1 \ 252*4882a593Smuzhiyun | OR_FCM_TRLX \ 253*4882a593Smuzhiyun | OR_FCM_EHTR) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #ifdef CONFIG_NAND 256*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 257*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 258*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 259*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 260*4882a593Smuzhiyun #else 261*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 262*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 263*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 264*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 265*4882a593Smuzhiyun #endif 266*4882a593Smuzhiyun #else 267*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 268*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 269*4882a593Smuzhiyun #endif /* CONFIG_NAND_FSL_ELBC */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 272*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 273*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 276*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define CONFIG_HWCONFIG 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* define to use L1 as initial stack */ 281*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM 282*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 283*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 284*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 285*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 286*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 287*4882a593Smuzhiyun /* The assembler doesn't like typecast */ 288*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 289*4882a593Smuzhiyun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 290*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 291*4882a593Smuzhiyun #else 292*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 293*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 294*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 295*4882a593Smuzhiyun #endif 296*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 299*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 302*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8 305*4882a593Smuzhiyun * open - index 2 306*4882a593Smuzhiyun * shorted - index 1 307*4882a593Smuzhiyun */ 308*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 309*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 310*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 311*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 314*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 317*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 318*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 319*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* I2C */ 322*4882a593Smuzhiyun #define CONFIG_SYS_I2C 323*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 324*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 325*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 326*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 327*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 328*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 329*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* 332*4882a593Smuzhiyun * RapidIO 333*4882a593Smuzhiyun */ 334*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 335*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 336*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 337*4882a593Smuzhiyun #else 338*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 339*4882a593Smuzhiyun #endif 340*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 343*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 344*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 345*4882a593Smuzhiyun #else 346*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 347*4882a593Smuzhiyun #endif 348*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun /* 351*4882a593Smuzhiyun * for slave u-boot IMAGE instored in master memory space, 352*4882a593Smuzhiyun * PHYS must be aligned based on the SIZE 353*4882a593Smuzhiyun */ 354*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 355*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 356*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 357*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 358*4882a593Smuzhiyun /* 359*4882a593Smuzhiyun * for slave UCODE and ENV instored in master memory space, 360*4882a593Smuzhiyun * PHYS must be aligned based on the SIZE 361*4882a593Smuzhiyun */ 362*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 363*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 364*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* slave core release by master*/ 367*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 368*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun /* 371*4882a593Smuzhiyun * SRIO_PCIE_BOOT - SLAVE 372*4882a593Smuzhiyun */ 373*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 374*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 375*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 376*4882a593Smuzhiyun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 377*4882a593Smuzhiyun #endif 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* 380*4882a593Smuzhiyun * eSPI - Enhanced SPI 381*4882a593Smuzhiyun */ 382*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 383*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE 0 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* 386*4882a593Smuzhiyun * General PCI 387*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 391*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 392*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 393*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 394*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 395*4882a593Smuzhiyun #else 396*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 397*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 398*4882a593Smuzhiyun #endif 399*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 400*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 401*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 402*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 403*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 404*4882a593Smuzhiyun #else 405*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 406*4882a593Smuzhiyun #endif 407*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 410*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 411*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 412*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 413*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 414*4882a593Smuzhiyun #else 415*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 416*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 417*4882a593Smuzhiyun #endif 418*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 419*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 420*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 421*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 422*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 423*4882a593Smuzhiyun #else 424*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 425*4882a593Smuzhiyun #endif 426*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 429*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 430*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 431*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 432*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 433*4882a593Smuzhiyun #else 434*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 435*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 436*4882a593Smuzhiyun #endif 437*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 438*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 439*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 440*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 441*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 442*4882a593Smuzhiyun #else 443*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 444*4882a593Smuzhiyun #endif 445*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* controller 4, Base address 203000 */ 448*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 449*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 450*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 451*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 452*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 453*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* Qman/Bman */ 456*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 457*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS 10 458*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 459*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 460*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 461*4882a593Smuzhiyun #else 462*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 463*4882a593Smuzhiyun #endif 464*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 465*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 466*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 467*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 468*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 469*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 470*4882a593Smuzhiyun CONFIG_SYS_BMAN_CENA_SIZE) 471*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 472*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 473*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS 10 474*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 475*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 476*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 477*4882a593Smuzhiyun #else 478*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 479*4882a593Smuzhiyun #endif 480*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 481*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 482*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 483*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 484*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 485*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 486*4882a593Smuzhiyun CONFIG_SYS_QMAN_CENA_SIZE) 487*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 488*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN 491*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME 492*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */ 493*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 494*4882a593Smuzhiyun /* 495*4882a593Smuzhiyun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 496*4882a593Smuzhiyun * env, so we got 0x110000. 497*4882a593Smuzhiyun */ 498*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 499*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 500*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 501*4882a593Smuzhiyun /* 502*4882a593Smuzhiyun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 503*4882a593Smuzhiyun * about 825KB (1650 blocks), Env is stored after the image, and the env size is 504*4882a593Smuzhiyun * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 505*4882a593Smuzhiyun */ 506*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 507*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 508*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 509*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 510*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 511*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 512*4882a593Smuzhiyun /* 513*4882a593Smuzhiyun * Slave has no ucode locally, it can fetch this from remote. When implementing 514*4882a593Smuzhiyun * in two corenet boards, slave's ucode could be stored in master's memory 515*4882a593Smuzhiyun * space, the address can be mapped from slave TLB->slave LAW-> 516*4882a593Smuzhiyun * slave SRIO or PCIE outbound window->master inbound window-> 517*4882a593Smuzhiyun * master LAW->the ucode address in master's memory space. 518*4882a593Smuzhiyun */ 519*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 520*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 521*4882a593Smuzhiyun #else 522*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 523*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 524*4882a593Smuzhiyun #endif 525*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 526*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 529*4882a593Smuzhiyun #define CONFIG_FMAN_ENET 530*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G 531*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE 532*4882a593Smuzhiyun #define CONFIG_PHY_TERANETICS 533*4882a593Smuzhiyun #endif 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #ifdef CONFIG_PCI 536*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 539*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun /* SATA */ 542*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2 543*4882a593Smuzhiyun #define CONFIG_LIBATA 544*4882a593Smuzhiyun #define CONFIG_FSL_SATA 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 547*4882a593Smuzhiyun #define CONFIG_SATA1 548*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 549*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 550*4882a593Smuzhiyun #define CONFIG_SATA2 551*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 552*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #define CONFIG_LBA48 555*4882a593Smuzhiyun #endif 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET 558*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 559*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 560*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 561*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 562*4882a593Smuzhiyun #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 565*4882a593Smuzhiyun #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 566*4882a593Smuzhiyun #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 567*4882a593Smuzhiyun #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 568*4882a593Smuzhiyun #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun #define CONFIG_SYS_TBIPA_VALUE 8 571*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 572*4882a593Smuzhiyun #define CONFIG_ETHPRIME "FM1@DTSEC1" 573*4882a593Smuzhiyun #endif 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun /* 576*4882a593Smuzhiyun * Environment 577*4882a593Smuzhiyun */ 578*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 579*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun /* 582*4882a593Smuzhiyun * USB 583*4882a593Smuzhiyun */ 584*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 585*4882a593Smuzhiyun #define CONFIG_HAS_FSL_MPH_USB 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 588*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 589*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 590*4882a593Smuzhiyun #endif 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #ifdef CONFIG_MMC 593*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 594*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 595*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 596*4882a593Smuzhiyun #endif 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun /* 599*4882a593Smuzhiyun * Miscellaneous configurable options 600*4882a593Smuzhiyun */ 601*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 602*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 603*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 604*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun /* 607*4882a593Smuzhiyun * For booting Linux, the board info and command line data 608*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 609*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 610*4882a593Smuzhiyun */ 611*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 612*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB 615*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 616*4882a593Smuzhiyun #endif 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun /* 619*4882a593Smuzhiyun * Environment Configuration 620*4882a593Smuzhiyun */ 621*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 622*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 623*4882a593Smuzhiyun #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* default location for tftp and bootm */ 626*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #ifdef CONFIG_TARGET_P4080DS 629*4882a593Smuzhiyun #define __USB_PHY_TYPE ulpi 630*4882a593Smuzhiyun #else 631*4882a593Smuzhiyun #define __USB_PHY_TYPE utmi 632*4882a593Smuzhiyun #endif 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 635*4882a593Smuzhiyun "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 636*4882a593Smuzhiyun "bank_intlv=cs0_cs1;" \ 637*4882a593Smuzhiyun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 638*4882a593Smuzhiyun "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 639*4882a593Smuzhiyun "netdev=eth0\0" \ 640*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 641*4882a593Smuzhiyun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 642*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot && " \ 643*4882a593Smuzhiyun "protect off $ubootaddr +$filesize && " \ 644*4882a593Smuzhiyun "erase $ubootaddr +$filesize && " \ 645*4882a593Smuzhiyun "cp.b $loadaddr $ubootaddr $filesize && " \ 646*4882a593Smuzhiyun "protect on $ubootaddr +$filesize && " \ 647*4882a593Smuzhiyun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 648*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 649*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 650*4882a593Smuzhiyun "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 651*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 652*4882a593Smuzhiyun "fdtfile=p4080ds/p4080ds.dtb\0" \ 653*4882a593Smuzhiyun "bdev=sda3\0" 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #define CONFIG_HDBOOT \ 656*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 657*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 658*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 659*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 660*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 663*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 664*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 665*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 666*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 667*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 668*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 669*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 672*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 673*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 674*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 675*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 676*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 677*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun #endif /* __CONFIG_H */ 684