1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Toradex Colibri PXA270 configuration file 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com> 5*4882a593Smuzhiyun * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __CONFIG_H 11*4882a593Smuzhiyun #define __CONFIG_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun * High Level Board Configuration Options 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */ 17*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x0 18*4882a593Smuzhiyun /* Avoid overwriting factory configuration block */ 19*4882a593Smuzhiyun #define CONFIG_BOARD_SIZE_LIMIT 0x40000 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* We will never enable dcache because we have to setup MMU first */ 22*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_OFF 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define CONFIG_DISPLAY_BOARDINFO_LATE /* Calls show_board_info() */ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* 27*4882a593Smuzhiyun * Environment settings 28*4882a593Smuzhiyun */ 29*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 30*4882a593Smuzhiyun #define CONFIG_ENV_VARS_UBOOT_CONFIG 31*4882a593Smuzhiyun #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 32*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (128 * 1024) 33*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT 34*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 35*4882a593Smuzhiyun "if fatload mmc 0 0xa0000000 uImage; then " \ 36*4882a593Smuzhiyun "bootm 0xa0000000; " \ 37*4882a593Smuzhiyun "fi; " \ 38*4882a593Smuzhiyun "if usb reset && fatload usb 0 0xa0000000 uImage; then " \ 39*4882a593Smuzhiyun "bootm 0xa0000000; " \ 40*4882a593Smuzhiyun "fi; " \ 41*4882a593Smuzhiyun "bootm 0xc0000;" 42*4882a593Smuzhiyun #define CONFIG_TIMESTAMP 43*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 44*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun /* 47*4882a593Smuzhiyun * Serial Console Configuration 48*4882a593Smuzhiyun */ 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* 51*4882a593Smuzhiyun * Bootloader Components Configuration 52*4882a593Smuzhiyun */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* I2C support */ 55*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C 56*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PXA 57*4882a593Smuzhiyun #define CONFIG_PXA_STD_I2C 58*4882a593Smuzhiyun #define CONFIG_PXA_PWR_I2C 59*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED 100000 60*4882a593Smuzhiyun #endif 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* LCD support */ 63*4882a593Smuzhiyun #ifdef CONFIG_LCD 64*4882a593Smuzhiyun #define CONFIG_PXA_LCD 65*4882a593Smuzhiyun #define CONFIG_PXA_VGA 66*4882a593Smuzhiyun #define CONFIG_LCD_LOGO 67*4882a593Smuzhiyun #endif 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* 70*4882a593Smuzhiyun * Networking Configuration 71*4882a593Smuzhiyun */ 72*4882a593Smuzhiyun #ifdef CONFIG_CMD_NET 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define CONFIG_DRIVER_DM9000 1 75*4882a593Smuzhiyun #define CONFIG_DM9000_BASE 0x08000000 76*4882a593Smuzhiyun #define DM9000_IO (CONFIG_DM9000_BASE) 77*4882a593Smuzhiyun #define DM9000_DATA (CONFIG_DM9000_BASE + 4) 78*4882a593Smuzhiyun #define CONFIG_NET_RETRY_COUNT 10 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 81*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 82*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 83*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 84*4882a593Smuzhiyun #endif 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #undef CONFIG_SYS_LONGHELP /* Saves 10 KB */ 87*4882a593Smuzhiyun #define CONFIG_SYS_DEVICE_NULLDEV 1 88*4882a593Smuzhiyun #undef CONFIG_CMDLINE_EDITING /* Saves 2.5 KB */ 89*4882a593Smuzhiyun #undef CONFIG_AUTO_COMPLETE /* Saves 2.5 KB */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* 92*4882a593Smuzhiyun * Clock Configuration 93*4882a593Smuzhiyun */ 94*4882a593Smuzhiyun #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */ 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* 97*4882a593Smuzhiyun * DRAM Map 98*4882a593Smuzhiyun */ 99*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */ 100*4882a593Smuzhiyun #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */ 101*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */ 104*4882a593Smuzhiyun #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */ 107*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */ 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1 110*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 111*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* 114*4882a593Smuzhiyun * NOR FLASH 115*4882a593Smuzhiyun */ 116*4882a593Smuzhiyun #ifdef CONFIG_CMD_FLASH 117*4882a593Smuzhiyun #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ 118*4882a593Smuzhiyun #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */ 119*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 122*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 1 123*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255) 126*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ) 129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ) 130*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ) 131*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 134*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 1 135*4882a593Smuzhiyun #endif 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE 0x0 138*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x40000 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* Skip factory configuration block */ 141*4882a593Smuzhiyun #define CONFIG_ENV_ADDR \ 142*4882a593Smuzhiyun (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000) 143*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x40000 144*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x40000 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* 147*4882a593Smuzhiyun * GPIO settings 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun #define CONFIG_SYS_GPSR0_VAL 0x00000000 150*4882a593Smuzhiyun #define CONFIG_SYS_GPSR1_VAL 0x00020000 151*4882a593Smuzhiyun #define CONFIG_SYS_GPSR2_VAL 0x0002c000 152*4882a593Smuzhiyun #define CONFIG_SYS_GPSR3_VAL 0x00000000 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define CONFIG_SYS_GPCR0_VAL 0x00000000 155*4882a593Smuzhiyun #define CONFIG_SYS_GPCR1_VAL 0x00000000 156*4882a593Smuzhiyun #define CONFIG_SYS_GPCR2_VAL 0x00000000 157*4882a593Smuzhiyun #define CONFIG_SYS_GPCR3_VAL 0x00000000 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define CONFIG_SYS_GPDR0_VAL 0xc8008000 160*4882a593Smuzhiyun #define CONFIG_SYS_GPDR1_VAL 0xfc02a981 161*4882a593Smuzhiyun #define CONFIG_SYS_GPDR2_VAL 0x92c3ffff 162*4882a593Smuzhiyun #define CONFIG_SYS_GPDR3_VAL 0x0061e804 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define CONFIG_SYS_GAFR0_L_VAL 0x80100000 165*4882a593Smuzhiyun #define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010 166*4882a593Smuzhiyun #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a 167*4882a593Smuzhiyun #define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008 168*4882a593Smuzhiyun #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa 169*4882a593Smuzhiyun #define CONFIG_SYS_GAFR2_U_VAL 0x4109a002 170*4882a593Smuzhiyun #define CONFIG_SYS_GAFR3_L_VAL 0x54000310 171*4882a593Smuzhiyun #define CONFIG_SYS_GAFR3_U_VAL 0x00005401 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define CONFIG_SYS_PSSR_VAL 0x30 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* 176*4882a593Smuzhiyun * Clock settings 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun #define CONFIG_SYS_CKEN 0x00500240 179*4882a593Smuzhiyun #define CONFIG_SYS_CCCR 0x02000290 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* 182*4882a593Smuzhiyun * Memory settings 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2 185*4882a593Smuzhiyun #define CONFIG_SYS_MSC1_VAL 0x9ee1f994 186*4882a593Smuzhiyun #define CONFIG_SYS_MSC2_VAL 0x9ee19ee1 187*4882a593Smuzhiyun #define CONFIG_SYS_MDCNFG_VAL 0x090009c9 188*4882a593Smuzhiyun #define CONFIG_SYS_MDREFR_VAL 0x2003a031 189*4882a593Smuzhiyun #define CONFIG_SYS_MDMRS_VAL 0x00220022 190*4882a593Smuzhiyun #define CONFIG_SYS_FLYCNFG_VAL 0x00010001 191*4882a593Smuzhiyun #define CONFIG_SYS_SXCNFG_VAL 0x40044004 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* 194*4882a593Smuzhiyun * PCMCIA and CF Interfaces 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun #define CONFIG_SYS_MECR_VAL 0x00000000 197*4882a593Smuzhiyun #define CONFIG_SYS_MCMEM0_VAL 0x00028307 198*4882a593Smuzhiyun #define CONFIG_SYS_MCMEM1_VAL 0x00014307 199*4882a593Smuzhiyun #define CONFIG_SYS_MCATT0_VAL 0x00038787 200*4882a593Smuzhiyun #define CONFIG_SYS_MCATT1_VAL 0x0001c787 201*4882a593Smuzhiyun #define CONFIG_SYS_MCIO0_VAL 0x0002830f 202*4882a593Smuzhiyun #define CONFIG_SYS_MCIO1_VAL 0x0001430f 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #include "pxa-common.h" 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #endif /* __CONFIG_H */ 207