1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * cm_t43.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2015 Compulab, Ltd. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __CONFIG_CM_T43_H 10*4882a593Smuzhiyun #define __CONFIG_CM_T43_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define CONFIG_CM_T43 13*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT 14*4882a593Smuzhiyun #define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2GB */ 15*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE 0x48040000 /* Use Timer2 */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #include <asm/arch/omap.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* Serial support */ 20*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 21*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK 48000000 22*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 0x44e09000 23*4882a593Smuzhiyun #if !defined(CONFIG_SPL_DM) || !defined(CONFIG_DM_SERIAL) 24*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE (-4) 25*4882a593Smuzhiyun #endif 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* NAND support */ 28*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 29*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE 30*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE 2048 31*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 64 32*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 33*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 34*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE 512 35*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES 14 36*4882a593Smuzhiyun #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW 37*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ 38*4882a593Smuzhiyun CONFIG_SYS_NAND_PAGE_SIZE) 39*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \ 40*4882a593Smuzhiyun 10, 11, 12, 13, 14, 15, 16, 17, \ 41*4882a593Smuzhiyun 18, 19, 20, 21, 22, 23, 24, 25, \ 42*4882a593Smuzhiyun 26, 27, 28, 29, 30, 31, 32, 33, \ 43*4882a593Smuzhiyun 34, 35, 36, 37, 38, 39, 40, 41, \ 44*4882a593Smuzhiyun 42, 43, 44, 45, 46, 47, 48, 49, \ 45*4882a593Smuzhiyun 50, 51, 52, 53, 54, 55, 56, 57, } 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* CPSW Ethernet support */ 48*4882a593Smuzhiyun #define CONFIG_DRIVER_TI_CPSW 49*4882a593Smuzhiyun #define CONFIG_MII 50*4882a593Smuzhiyun #define CONFIG_BOOTP_DEFAULT 51*4882a593Smuzhiyun #define CONFIG_BOOTP_SEND_HOSTNAME 52*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 53*4882a593Smuzhiyun #define CONFIG_NET_MULTI 54*4882a593Smuzhiyun #define CONFIG_PHY_ATHEROS 55*4882a593Smuzhiyun #define CONFIG_SYS_RX_ETH_BUFFER 64 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* USB support */ 58*4882a593Smuzhiyun #define CONFIG_USB_XHCI_OMAP 59*4882a593Smuzhiyun #define CONFIG_OMAP_USB_PHY 60*4882a593Smuzhiyun #define CONFIG_AM437X_USB2PHY2_HOST 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* SPI Flash support */ 63*4882a593Smuzhiyun #define CONFIG_TI_SPI_MMAP 64*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 48000000 65*4882a593Smuzhiyun #define CONFIG_DEFAULT_SPI_MODE SPI_MODE_3 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* Power */ 68*4882a593Smuzhiyun #define CONFIG_POWER 69*4882a593Smuzhiyun #define CONFIG_POWER_I2C 70*4882a593Smuzhiyun #define CONFIG_POWER_TPS65218 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* Enabling L2 Cache */ 73*4882a593Smuzhiyun #define CONFIG_SYS_L2_PL310 74*4882a593Smuzhiyun #define CONFIG_SYS_PL310_BASE 0x48242000 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* 77*4882a593Smuzhiyun * Since SPL did pll and ddr initialization for us, 78*4882a593Smuzhiyun * we don't need to do it twice. 79*4882a593Smuzhiyun */ 80*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) 81*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT 82*4882a593Smuzhiyun #endif 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define CONFIG_HSMMC2_8BIT 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #include <configs/ti_armv7_omap.h> 87*4882a593Smuzhiyun #undef CONFIG_SYS_MONITOR_LEN 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (16 * 1024) 90*4882a593Smuzhiyun #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define V_OSCK 24000000 /* Clock output from T2 */ 93*4882a593Smuzhiyun #define V_SCLK (V_OSCK) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE (64 * 1024) 96*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (768 * 1024) 97*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 48000000 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 100*4882a593Smuzhiyun "loadaddr=0x80200000\0" \ 101*4882a593Smuzhiyun "fdtaddr=0x81200000\0" \ 102*4882a593Smuzhiyun "bootm_size=0x8000000\0" \ 103*4882a593Smuzhiyun "autoload=no\0" \ 104*4882a593Smuzhiyun "console=ttyO0,115200n8\0" \ 105*4882a593Smuzhiyun "fdtfile=am437x-sb-som-t43.dtb\0" \ 106*4882a593Smuzhiyun "kernel=zImage-cm-t43\0" \ 107*4882a593Smuzhiyun "bootscr=bootscr.img\0" \ 108*4882a593Smuzhiyun "emmcroot=/dev/mmcblk0p2 rw\0" \ 109*4882a593Smuzhiyun "emmcrootfstype=ext4 rootwait\0" \ 110*4882a593Smuzhiyun "emmcargs=setenv bootargs console=${console} " \ 111*4882a593Smuzhiyun "root=${emmcroot} " \ 112*4882a593Smuzhiyun "rootfstype=${emmcrootfstype}\0" \ 113*4882a593Smuzhiyun "loadbootscript=load mmc 0 ${loadaddr} ${bootscr}\0" \ 114*4882a593Smuzhiyun "bootscript=echo Running bootscript from mmc ...; " \ 115*4882a593Smuzhiyun "source ${loadaddr}\0" \ 116*4882a593Smuzhiyun "emmcboot=echo Booting from emmc ... && " \ 117*4882a593Smuzhiyun "run emmcargs && " \ 118*4882a593Smuzhiyun "load mmc 1 ${loadaddr} ${kernel} && " \ 119*4882a593Smuzhiyun "load mmc 1 ${fdtaddr} ${fdtfile} && " \ 120*4882a593Smuzhiyun "bootz ${loadaddr} - ${fdtaddr}\0" 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 123*4882a593Smuzhiyun "mmc dev 0; " \ 124*4882a593Smuzhiyun "if mmc rescan; then " \ 125*4882a593Smuzhiyun "if run loadbootscript; then " \ 126*4882a593Smuzhiyun "run bootscript; " \ 127*4882a593Smuzhiyun "fi; " \ 128*4882a593Smuzhiyun "fi; " \ 129*4882a593Smuzhiyun "mmc dev 1; " \ 130*4882a593Smuzhiyun "if mmc rescan; then " \ 131*4882a593Smuzhiyun "run emmcboot; " \ 132*4882a593Smuzhiyun "fi;" 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* SPL defines. */ 137*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x40300350 138*4882a593Smuzhiyun #define CONFIG_SYS_SPL_ARGS_ADDR (CONFIG_SYS_SDRAM_BASE + (128 << 20)) 139*4882a593Smuzhiyun #define CONFIG_SYS_SPI_U_BOOT_OFFS (256 * 1024) 140*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 141*4882a593Smuzhiyun #define CONFIG_SPL_SPI_LOAD 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* EEPROM */ 144*4882a593Smuzhiyun #define CONFIG_ENV_EEPROM_IS_ON_I2C 145*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 146*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 147*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 148*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_SIZE 256 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #endif /* __CONFIG_CM_T43_H */ 151