1 /* 2 * 3 * Congatec Conga-QEVAl board configuration file. 4 * 5 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc. 6 * Based on Freescale i.MX6Q Sabre Lite board configuration file. 7 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com> 8 * Leo Sartre, <lsartre@adeneo-embedded.com> 9 * 10 * SPDX-License-Identifier: GPL-2.0+ 11 */ 12 13 #ifndef __CONFIG_CGTQMX6EVAL_H 14 #define __CONFIG_CGTQMX6EVAL_H 15 16 #include "mx6_common.h" 17 18 #define CONFIG_MACH_TYPE 4122 19 20 #ifdef CONFIG_SPL 21 #define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024) 22 #define CONFIG_SPL_SPI_LOAD 23 #include "imx6_spl.h" 24 #endif 25 26 /* Size of malloc() pool */ 27 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 28 29 #define CONFIG_MISC_INIT_R 30 31 #define CONFIG_MXC_UART 32 #define CONFIG_MXC_UART_BASE UART2_BASE 33 34 /* MMC Configs */ 35 #define CONFIG_SYS_FSL_ESDHC_ADDR 0 36 37 /* SPI NOR */ 38 #define CONFIG_SPI_FLASH_STMICRO 39 #define CONFIG_SPI_FLASH_SST 40 #define CONFIG_MXC_SPI 41 #define CONFIG_SF_DEFAULT_BUS 0 42 #define CONFIG_SF_DEFAULT_SPEED 20000000 43 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0) 44 45 /* Thermal support */ 46 #define CONFIG_IMX_THERMAL 47 48 /* I2C Configs */ 49 #define CONFIG_SYS_I2C 50 #define CONFIG_SYS_I2C_MXC 51 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 52 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 53 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 54 #define CONFIG_SYS_I2C_SPEED 100000 55 56 /* PMIC */ 57 #define CONFIG_POWER 58 #define CONFIG_POWER_I2C 59 #define CONFIG_POWER_PFUZE100 60 #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08 61 62 /* USB Configs */ 63 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 64 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 65 #define CONFIG_MXC_USB_FLAGS 0 66 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 /* Enabled USB controller number */ 67 68 #define CONFIG_USBD_HS 69 70 #define CONFIG_USB_FUNCTION_MASS_STORAGE 71 72 /* Framebuffer */ 73 #define CONFIG_VIDEO_IPUV3 74 #define CONFIG_VIDEO_BMP_RLE8 75 #define CONFIG_SPLASH_SCREEN 76 #define CONFIG_SPLASH_SCREEN_ALIGN 77 #define CONFIG_BMP_16BPP 78 #define CONFIG_VIDEO_LOGO 79 #define CONFIG_VIDEO_BMP_LOGO 80 #ifdef CONFIG_MX6DL 81 #define CONFIG_IPUV3_CLK 198000000 82 #else 83 #define CONFIG_IPUV3_CLK 264000000 84 #endif 85 #define CONFIG_IMX_HDMI 86 87 /* SATA */ 88 #define CONFIG_DWC_AHSATA 89 #define CONFIG_SYS_SATA_MAX_DEVICE 1 90 #define CONFIG_DWC_AHSATA_PORT_ID 0 91 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR 92 #define CONFIG_LBA48 93 #define CONFIG_LIBATA 94 95 /* Ethernet */ 96 #define CONFIG_FEC_MXC 97 #define CONFIG_MII 98 #define IMX_FEC_BASE ENET_BASE_ADDR 99 #define CONFIG_FEC_XCV_TYPE RGMII 100 #define CONFIG_ETHPRIME "FEC" 101 #define CONFIG_FEC_MXC_PHYADDR 6 102 #define CONFIG_PHY_ATHEROS 103 104 /* Command definition */ 105 106 #define CONFIG_MXC_UART_BASE UART2_BASE 107 #define CONSOLE_DEV "ttymxc1" 108 #define CONFIG_MMCROOT "/dev/mmcblk0p2" 109 #define CONFIG_SYS_MMC_ENV_DEV 0 110 111 #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 112 #define CONFIG_EXTRA_ENV_SETTINGS \ 113 "script=boot.scr\0" \ 114 "image=zImage\0" \ 115 "fdtfile=undefined\0" \ 116 "fdt_addr_r=0x18000000\0" \ 117 "boot_fdt=try\0" \ 118 "ip_dyn=yes\0" \ 119 "console=" CONSOLE_DEV "\0" \ 120 "dfuspi=dfu 0 sf 0:0:10000000:0\0" \ 121 "dfu_alt_info_spl=spl raw 0x400\0" \ 122 "dfu_alt_info_img=u-boot raw 0x10000\0" \ 123 "dfu_alt_info=spl raw 0x400\0" \ 124 "bootm_size=0x10000000\0" \ 125 "mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \ 126 "mmcpart=1\0" \ 127 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \ 128 "update_sd_firmware=" \ 129 "if test ${ip_dyn} = yes; then " \ 130 "setenv get_cmd dhcp; " \ 131 "else " \ 132 "setenv get_cmd tftp; " \ 133 "fi; " \ 134 "if mmc dev ${mmcdev}; then " \ 135 "if ${get_cmd} ${update_sd_firmware_filename}; then " \ 136 "setexpr fw_sz ${filesize} / 0x200; " \ 137 "setexpr fw_sz ${fw_sz} + 1; " \ 138 "mmc write ${loadaddr} 0x2 ${fw_sz}; " \ 139 "fi; " \ 140 "fi\0" \ 141 "mmcargs=setenv bootargs console=${console},${baudrate} " \ 142 "root=${mmcroot}\0" \ 143 "loadbootscript=" \ 144 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \ 145 "bootscript=echo Running bootscript from mmc ...; " \ 146 "source\0" \ 147 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \ 148 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr_r} ${fdtfile}\0" \ 149 "mmcboot=echo Booting from mmc ...; " \ 150 "run mmcargs; " \ 151 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 152 "if run loadfdt; then " \ 153 "bootz ${loadaddr} - ${fdt_addr_r}; " \ 154 "else " \ 155 "if test ${boot_fdt} = try; then " \ 156 "bootz; " \ 157 "else " \ 158 "echo WARN: Cannot load the DT; " \ 159 "fi; " \ 160 "fi; " \ 161 "else " \ 162 "bootz; " \ 163 "fi;\0" \ 164 "findfdt="\ 165 "if test $board_rev = MX6Q ; then " \ 166 "setenv fdtfile imx6q-qmx6.dtb; fi; " \ 167 "if test $board_rev = MX6DL ; then " \ 168 "setenv fdtfile imx6dl-qmx6.dtb; fi; " \ 169 "if test $fdtfile = undefined; then " \ 170 "echo WARNING: Could not determine dtb to use; fi; \0" \ 171 "netargs=setenv bootargs console=${console},${baudrate} " \ 172 "root=/dev/nfs " \ 173 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ 174 "netboot=echo Booting from net ...; " \ 175 "run netargs; " \ 176 "if test ${ip_dyn} = yes; then " \ 177 "setenv get_cmd dhcp; " \ 178 "else " \ 179 "setenv get_cmd tftp; " \ 180 "fi; " \ 181 "${get_cmd} ${image}; " \ 182 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 183 "if ${get_cmd} ${fdt_addr_r} ${fdtfile}; then " \ 184 "bootz ${loadaddr} - ${fdt_addr_r}; " \ 185 "else " \ 186 "if test ${boot_fdt} = try; then " \ 187 "bootz; " \ 188 "else " \ 189 "echo WARN: Cannot load the DT; " \ 190 "fi; " \ 191 "fi; " \ 192 "else " \ 193 "bootz; " \ 194 "fi;\0" \ 195 "spilock=sf probe && sf protect lock 0x3f0000 0x10000;"\ 196 197 #define CONFIG_BOOTCOMMAND \ 198 "run spilock;" \ 199 "run findfdt; " \ 200 "mmc dev ${mmcdev};" \ 201 "if mmc rescan; then " \ 202 "if run loadbootscript; then " \ 203 "run bootscript; " \ 204 "else " \ 205 "if run loadimage; then " \ 206 "run mmcboot; " \ 207 "else run netboot; " \ 208 "fi; " \ 209 "fi; " \ 210 "else run netboot; fi" 211 212 #define CONFIG_SYS_MEMTEST_START 0x10000000 213 #define CONFIG_SYS_MEMTEST_END 0x10010000 214 #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000 215 216 /* Physical Memory Map */ 217 #define CONFIG_NR_DRAM_BANKS 1 218 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 219 220 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 221 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 222 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 223 224 #define CONFIG_SYS_INIT_SP_OFFSET \ 225 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 226 #define CONFIG_SYS_INIT_SP_ADDR \ 227 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 228 229 /* Environment organization */ 230 #if defined (CONFIG_ENV_IS_IN_MMC) 231 #define CONFIG_ENV_OFFSET (6 * 64 * 1024) 232 #define CONFIG_SYS_MMC_ENV_DEV 0 233 #endif 234 235 #define CONFIG_ENV_SIZE (8 * 1024) 236 237 #if defined(CONFIG_ENV_IS_IN_SPI_FLASH) 238 #define CONFIG_ENV_OFFSET (768 * 1024) 239 #define CONFIG_ENV_SECT_SIZE (64 * 1024) 240 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS 241 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS 242 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE 243 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 244 #endif 245 246 #endif /* __CONFIG_CGTQMX6EVAL_H */ 247