1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2011-2014 OMICRON electronics GmbH 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Based on da850evm.h. Original Copyrights follow: 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 7*4882a593Smuzhiyun * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __CONFIG_H 13*4882a593Smuzhiyun #define __CONFIG_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * Board 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun #define CONFIG_DRIVER_TI_EMAC 19*4882a593Smuzhiyun #define CONFIG_MACH_TYPE MACH_TYPE_CALIMAIN 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* 22*4882a593Smuzhiyun * SoC Configuration 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #define CONFIG_MACH_DAVINCI_CALIMAIN 25*4882a593Smuzhiyun #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */ 26*4882a593Smuzhiyun #define CONFIG_SOC_DA850 /* TI DA850 SoC */ 27*4882a593Smuzhiyun #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH 28*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) 29*4882a593Smuzhiyun #define CONFIG_SYS_OSCIN_FREQ calimain_get_osc_freq() 30*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE 31*4882a593Smuzhiyun #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) 32*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x60000000 33*4882a593Smuzhiyun #define CONFIG_DA850_LOWLEVEL 34*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT 35*4882a593Smuzhiyun #define CONFIG_DA8XX_GPIO 36*4882a593Smuzhiyun #define CONFIG_HW_WATCHDOG 37*4882a593Smuzhiyun #define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE 38*4882a593Smuzhiyun #define CONFIG_SYS_WDT_PERIOD_LOW \ 39*4882a593Smuzhiyun (60 * CONFIG_SYS_OSCIN_FREQ) /* 60 s heartbeat */ 40*4882a593Smuzhiyun #define CONFIG_SYS_WDT_PERIOD_HIGH 0x0 41*4882a593Smuzhiyun #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11) 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* 44*4882a593Smuzhiyun * PLL configuration 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun #define CONFIG_SYS_DV_CLKMODE 0 47*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_POSTDIV 1 48*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000 49*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001 50*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 51*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003 52*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002 53*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1 54*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_POSTDIV 1 57*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000 58*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001 59*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL0_PLLM \ 62*4882a593Smuzhiyun ((calimain_get_osc_freq() == 25000000) ? 23 : 24) 63*4882a593Smuzhiyun #define CONFIG_SYS_DA850_PLL1_PLLM \ 64*4882a593Smuzhiyun ((calimain_get_osc_freq() == 25000000) ? 20 : 21) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 67*4882a593Smuzhiyun * DDR2 memory configuration 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ 70*4882a593Smuzhiyun DV_DDR_PHY_EXT_STRBEN | \ 71*4882a593Smuzhiyun (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ 74*4882a593Smuzhiyun (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \ 75*4882a593Smuzhiyun (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) | \ 76*4882a593Smuzhiyun (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ 77*4882a593Smuzhiyun (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ 78*4882a593Smuzhiyun (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ 79*4882a593Smuzhiyun (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ 80*4882a593Smuzhiyun (0x3 << DV_DDR_SDCR_IBANK_SHIFT) | \ 81*4882a593Smuzhiyun (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ 84*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ 87*4882a593Smuzhiyun (16 << DV_DDR_SDTMR1_RFC_SHIFT) | \ 88*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_RP_SHIFT) | \ 89*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \ 90*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ 91*4882a593Smuzhiyun (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ 92*4882a593Smuzhiyun (7 << DV_DDR_SDTMR1_RC_SHIFT) | \ 93*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ 94*4882a593Smuzhiyun (1 << DV_DDR_SDTMR1_WTR_SHIFT)) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ 97*4882a593Smuzhiyun (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ 98*4882a593Smuzhiyun (2 << DV_DDR_SDTMR2_XP_SHIFT) | \ 99*4882a593Smuzhiyun (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ 100*4882a593Smuzhiyun (18 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ 101*4882a593Smuzhiyun (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ 102*4882a593Smuzhiyun (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ 103*4882a593Smuzhiyun (2 << DV_DDR_SDTMR2_CKE_SHIFT)) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_SDRCR 0x000003FF 106*4882a593Smuzhiyun #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* 109*4882a593Smuzhiyun * Flash memory timing 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define CONFIG_SYS_DA850_CS2CFG ( \ 113*4882a593Smuzhiyun DAVINCI_ABCR_WSETUP(2) | \ 114*4882a593Smuzhiyun DAVINCI_ABCR_WSTROBE(5) | \ 115*4882a593Smuzhiyun DAVINCI_ABCR_WHOLD(3) | \ 116*4882a593Smuzhiyun DAVINCI_ABCR_RSETUP(1) | \ 117*4882a593Smuzhiyun DAVINCI_ABCR_RSTROBE(14) | \ 118*4882a593Smuzhiyun DAVINCI_ABCR_RHOLD(0) | \ 119*4882a593Smuzhiyun DAVINCI_ABCR_TA(3) | \ 120*4882a593Smuzhiyun DAVINCI_ABCR_ASIZE_16BIT) 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* single 64 MB NOR flash device connected to CS2 and CS3 */ 123*4882a593Smuzhiyun #define CONFIG_SYS_DA850_CS3CFG CONFIG_SYS_DA850_CS2CFG 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* 126*4882a593Smuzhiyun * Memory Info 127*4882a593Smuzhiyun */ 128*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ 129*4882a593Smuzhiyun #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ 130*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */ 131*4882a593Smuzhiyun #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ 134*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ 135*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ 136*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_UART2 | \ 137*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_EMAC | \ 138*4882a593Smuzhiyun DAVINCI_SYSCFG_SUSPSRC_I2C) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* memtest start addr */ 141*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* memtest will be run on 16MB */ 144*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (16 << 20)) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* 149*4882a593Smuzhiyun * Serial Driver info 150*4882a593Smuzhiyun */ 151*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 152*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ 153*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ 154*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) 155*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 158*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 159*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 160*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 161*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ 162*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ 163*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 164*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ 165*4882a593Smuzhiyun #define CONFIG_ENV_ADDR \ 166*4882a593Smuzhiyun (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SECT_SZ * 2) 167*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (128 << 10) 168*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 169*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 170*4882a593Smuzhiyun #define PHYS_FLASH_SIZE (64 << 20) /* Flash size 64MB */ 171*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT \ 172*4882a593Smuzhiyun ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ) + 3) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * Network & Ethernet Configuration 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC 178*4882a593Smuzhiyun #define CONFIG_MII 179*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS 180*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS2 181*4882a593Smuzhiyun #define CONFIG_BOOTP_SEND_HOSTNAME 182*4882a593Smuzhiyun #define CONFIG_NET_RETRY_COUNT 10 183*4882a593Smuzhiyun #endif 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* 186*4882a593Smuzhiyun * U-Boot general configuration 187*4882a593Smuzhiyun */ 188*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" /* Boot file name */ 189*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 190*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ 191*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) 192*4882a593Smuzhiyun #define CONFIG_LOADADDR 0xc0700000 193*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 194*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 195*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 196*4882a593Smuzhiyun #define CONFIG_MX_CYCLIC 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * Linux Information 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) 202*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 203*4882a593Smuzhiyun #define CONFIG_REVISION_TAG 204*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 205*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run checkupdate; run checkbutton;" 206*4882a593Smuzhiyun #define CONFIG_BOOT_RETRY_TIME 60 /* continue boot after 60 s inactivity */ 207*4882a593Smuzhiyun #define CONFIG_RESET_TO_RETRY 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* 210*4882a593Smuzhiyun * Default environment settings 211*4882a593Smuzhiyun * gpio0 = button, gpio1 = led green, gpio2 = led red 212*4882a593Smuzhiyun * verify = n ... disable kernel checksum verification for faster booting 213*4882a593Smuzhiyun */ 214*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 215*4882a593Smuzhiyun "tftpdir=calimero\0" \ 216*4882a593Smuzhiyun "flashkernel=tftpboot $loadaddr $tftpdir/uImage; " \ 217*4882a593Smuzhiyun "erase 0x60800000 +0x400000; " \ 218*4882a593Smuzhiyun "cp.b $loadaddr 0x60800000 $filesize\0" \ 219*4882a593Smuzhiyun "flashrootfs=" \ 220*4882a593Smuzhiyun "tftpboot $loadaddr $tftpdir/rootfs.jffs2; " \ 221*4882a593Smuzhiyun "erase 0x60c00000 +0x2e00000; " \ 222*4882a593Smuzhiyun "cp.b $loadaddr 0x60c00000 $filesize\0" \ 223*4882a593Smuzhiyun "flashuboot=tftpboot $loadaddr $tftpdir/u-boot.bin; " \ 224*4882a593Smuzhiyun "protect off all; " \ 225*4882a593Smuzhiyun "erase 0x60000000 +0x80000; " \ 226*4882a593Smuzhiyun "cp.b $loadaddr 0x60000000 $filesize\0" \ 227*4882a593Smuzhiyun "flashrlk=tftpboot $loadaddr $tftpdir/uImage-rlk; " \ 228*4882a593Smuzhiyun "erase 0x60080000 +0x780000; " \ 229*4882a593Smuzhiyun "cp.b $loadaddr 0x60080000 $filesize\0" \ 230*4882a593Smuzhiyun "erase_persistent=erase 0x63a00000 +0x600000;\0" \ 231*4882a593Smuzhiyun "bootnor=setenv bootargs console=ttyS2,115200n8 " \ 232*4882a593Smuzhiyun "root=/dev/mtdblock3 rw rootfstype=jffs2 " \ 233*4882a593Smuzhiyun "rootwait ethaddr=$ethaddr; " \ 234*4882a593Smuzhiyun "gpio c 1; gpio s 2; bootm 0x60800000\0" \ 235*4882a593Smuzhiyun "bootrlk=gpio s 1; gpio s 2;" \ 236*4882a593Smuzhiyun "setenv bootargs console=ttyS2,115200n8 " \ 237*4882a593Smuzhiyun "ethaddr=$ethaddr; bootm 0x60080000\0" \ 238*4882a593Smuzhiyun "boottftp=setenv bootargs console=ttyS2,115200n8 " \ 239*4882a593Smuzhiyun "root=/dev/mtdblock3 rw rootfstype=jffs2 " \ 240*4882a593Smuzhiyun "rootwait ethaddr=$ethaddr; " \ 241*4882a593Smuzhiyun "tftpboot $loadaddr $tftpdir/uImage;" \ 242*4882a593Smuzhiyun "gpio c 1; gpio s 2; bootm $loadaddr\0" \ 243*4882a593Smuzhiyun "checkupdate=if test -n $update_flag; then " \ 244*4882a593Smuzhiyun "echo Previous update failed - starting RLK; " \ 245*4882a593Smuzhiyun "run bootrlk; fi; " \ 246*4882a593Smuzhiyun "if test -n $initial_setup; then " \ 247*4882a593Smuzhiyun "echo Running initial setup procedure; " \ 248*4882a593Smuzhiyun "sleep 1; run flashall; fi\0" \ 249*4882a593Smuzhiyun "product=accessory\0" \ 250*4882a593Smuzhiyun "serial=XX12345\0" \ 251*4882a593Smuzhiyun "checknor=" \ 252*4882a593Smuzhiyun "if gpio i 0; then run bootnor; fi;\0" \ 253*4882a593Smuzhiyun "checkrlk=" \ 254*4882a593Smuzhiyun "if gpio i 0; then run bootrlk; fi;\0" \ 255*4882a593Smuzhiyun "checkbutton=" \ 256*4882a593Smuzhiyun "run checknor; sleep 1;" \ 257*4882a593Smuzhiyun "run checknor; sleep 1;" \ 258*4882a593Smuzhiyun "run checknor; sleep 1;" \ 259*4882a593Smuzhiyun "run checknor; sleep 1;" \ 260*4882a593Smuzhiyun "run checknor;" \ 261*4882a593Smuzhiyun "gpio s 1; gpio s 2;" \ 262*4882a593Smuzhiyun "echo ---- Release button to boot RLK ----;" \ 263*4882a593Smuzhiyun "run checkrlk; sleep 1;" \ 264*4882a593Smuzhiyun "run checkrlk; sleep 1;" \ 265*4882a593Smuzhiyun "run checkrlk; sleep 1;" \ 266*4882a593Smuzhiyun "run checkrlk; sleep 1;" \ 267*4882a593Smuzhiyun "run checkrlk; sleep 1;" \ 268*4882a593Smuzhiyun "run checkrlk;" \ 269*4882a593Smuzhiyun "echo ---- Factory reset requested ----;" \ 270*4882a593Smuzhiyun "gpio c 1;" \ 271*4882a593Smuzhiyun "setenv factory_reset true;" \ 272*4882a593Smuzhiyun "saveenv;" \ 273*4882a593Smuzhiyun "run bootnor;\0" \ 274*4882a593Smuzhiyun "flashall=run flashrlk;" \ 275*4882a593Smuzhiyun "run flashkernel;" \ 276*4882a593Smuzhiyun "run flashrootfs;" \ 277*4882a593Smuzhiyun "setenv erase_datafs true;" \ 278*4882a593Smuzhiyun "setenv initial_setup;" \ 279*4882a593Smuzhiyun "saveenv;" \ 280*4882a593Smuzhiyun "run bootnor;\0" \ 281*4882a593Smuzhiyun "verify=n\0" \ 282*4882a593Smuzhiyun "clearenv=protect off all;" \ 283*4882a593Smuzhiyun "erase 0x60040000 +0x40000;\0" \ 284*4882a593Smuzhiyun "bootlimit=3\0" \ 285*4882a593Smuzhiyun "altbootcmd=run bootrlk\0" 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #define CONFIG_PREBOOT \ 288*4882a593Smuzhiyun "echo Version: $ver; " \ 289*4882a593Smuzhiyun "echo Serial: $serial; " \ 290*4882a593Smuzhiyun "echo MAC: $ethaddr; " \ 291*4882a593Smuzhiyun "echo Product: $product; " \ 292*4882a593Smuzhiyun "gpio c 1; gpio c 2;" 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* additions for new relocation code, must added to all boards */ 295*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0xc0000000 296*4882a593Smuzhiyun /* initial stack pointer in internal SRAM */ 297*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define CONFIG_BOOTCOUNT_LIMIT 300*4882a593Smuzhiyun #define CONFIG_SYS_BOOTCOUNT_LE /* Use little-endian accessors */ 301*4882a593Smuzhiyun #define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 304*4882a593Smuzhiyun int calimain_get_osc_freq(void); 305*4882a593Smuzhiyun #endif 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #include <asm/arch/hardware.h> 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #endif /* __CONFIG_H */ 310