xref: /OK3568_Linux_fs/u-boot/include/configs/at91sam9m10g45ek.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __CONFIG_H
12*4882a593Smuzhiyun #define __CONFIG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <asm/hardware.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x73f00000
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CONFIG_ATMEL_LEGACY		/* required until (g)pio is fixed */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* ARM asynchronous clock */
21*4882a593Smuzhiyun #define CONFIG_SYS_AT91_SLOW_CLOCK      32768
22*4882a593Smuzhiyun #define CONFIG_SYS_AT91_MAIN_CLOCK      12000000 /* from 12 MHz crystal */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CONFIG_AT91SAM9M10G45EK
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs	*/
27*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS
28*4882a593Smuzhiyun #define CONFIG_INITRD_TAG
29*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* general purpose I/O */
32*4882a593Smuzhiyun #define CONFIG_ATMEL_LEGACY		/* required until (g)pio is fixed */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* LCD */
35*4882a593Smuzhiyun #define LCD_BPP				LCD_COLOR8
36*4882a593Smuzhiyun #define CONFIG_LCD_LOGO
37*4882a593Smuzhiyun #undef LCD_TEST_PATTERN
38*4882a593Smuzhiyun #define CONFIG_LCD_INFO
39*4882a593Smuzhiyun #define CONFIG_LCD_INFO_BELOW_LOGO
40*4882a593Smuzhiyun #define CONFIG_ATMEL_LCD
41*4882a593Smuzhiyun #define CONFIG_ATMEL_LCD_RGB565
42*4882a593Smuzhiyun /* board specific(not enough SRAM) */
43*4882a593Smuzhiyun #define CONFIG_AT91SAM9G45_LCD_BASE		0x73E00000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * BOOTP options
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
49*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
50*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
51*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* SDRAM */
54*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		1
55*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE           ATMEL_BASE_CS6
56*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		0x08000000
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
59*4882a593Smuzhiyun 	(CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* NAND flash */
62*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
63*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE		1
64*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE			ATMEL_BASE_CS3
65*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DBW_8
66*4882a593Smuzhiyun /* our ALE is AD21 */
67*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_ALE		(1 << 21)
68*4882a593Smuzhiyun /* our CLE is AD22 */
69*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_CLE		(1 << 22)
70*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIN_PC14
71*4882a593Smuzhiyun #define CONFIG_SYS_NAND_READY_PIN		AT91_PIN_PC8
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Ethernet */
76*4882a593Smuzhiyun #define CONFIG_RESET_PHY_R
77*4882a593Smuzhiyun #define CONFIG_AT91_WANTS_COMMON_PHY
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x22000000	/* load address */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
82*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x23e00000
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_NANDFLASH
85*4882a593Smuzhiyun /* bootstrap + u-boot + env in nandflash */
86*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x120000
87*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	0x100000
88*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x20000
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND						\
91*4882a593Smuzhiyun 	"nand read 0x70000000 0x200000 0x300000;"			\
92*4882a593Smuzhiyun 	"bootm 0x70000000"
93*4882a593Smuzhiyun #elif CONFIG_SYS_USE_MMC
94*4882a593Smuzhiyun /* bootstrap + u-boot + env + linux in mmc */
95*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x4000
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	"fatload mmc 0:1 0x71000000 dtb; " \
98*4882a593Smuzhiyun 				"fatload mmc 0:1 0x72000000 zImage; " \
99*4882a593Smuzhiyun 				"bootz 0x72000000 - 0x71000000"
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
103*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
104*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * Size of malloc() pool
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Defines for SPL */
112*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK
113*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0x300000
114*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		0x010000
115*4882a593Smuzhiyun #define CONFIG_SPL_STACK		0x310000
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		0x80000
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_MMC
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR	0x70000000
122*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE		0x00080000
123*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START	0x70080000
124*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE	0x00080000
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
127*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME		"u-boot.img"
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #elif CONFIG_SYS_USE_NANDFLASH
130*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS
131*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE
132*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC
133*4882a593Smuzhiyun #define CONFIG_SPL_NAND_SOFTECC
134*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x40000
135*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x80000
136*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE	0x800
139*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	0x20000
140*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT	64
141*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
142*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE		256
143*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES	3
144*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE		64
145*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS		{ 40, 41, 42, 43, 44, 45, 46, 47, \
146*4882a593Smuzhiyun 					  48, 49, 50, 51, 52, 53, 54, 55, \
147*4882a593Smuzhiyun 					  56, 57, 58, 59, 60, 61, 62, 63, }
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define CONFIG_SPL_ATMEL_SIZE
151*4882a593Smuzhiyun #define CONFIG_SYS_MASTER_CLOCK		132096000
152*4882a593Smuzhiyun #define CONFIG_SYS_AT91_PLLA		0x20c73f03
153*4882a593Smuzhiyun #define CONFIG_SYS_MCKR			0x1301
154*4882a593Smuzhiyun #define CONFIG_SYS_MCKR_CSS		0x1302
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #endif
157