xref: /OK3568_Linux_fs/u-boot/include/configs/at91sam9263ek.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Configuation settings for the AT91SAM9263EK board.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __CONFIG_H
12*4882a593Smuzhiyun #define __CONFIG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * SoC must be defined first, before hardware.h is included.
16*4882a593Smuzhiyun  * In this case SoC is defined in boards.cfg.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #include <asm/hardware.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
21*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x21F00000
22*4882a593Smuzhiyun #else
23*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x0000000
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* ARM asynchronous clock */
27*4882a593Smuzhiyun #define CONFIG_SYS_AT91_MAIN_CLOCK	16367660 /* 16.367 MHz crystal */
28*4882a593Smuzhiyun #define CONFIG_SYS_AT91_SLOW_CLOCK	32768
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_AT91SAM9263EK	1	/* It's an AT91SAM9263EK Board */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs	*/
35*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 1
36*4882a593Smuzhiyun #define CONFIG_INITRD_TAG	1
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
39*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT
40*4882a593Smuzhiyun #else
41*4882a593Smuzhiyun #define CONFIG_SYS_USE_NORFLASH
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Hardware drivers
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun #define CONFIG_ATMEL_LEGACY
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* LCD */
50*4882a593Smuzhiyun #define LCD_BPP				LCD_COLOR8
51*4882a593Smuzhiyun #define CONFIG_LCD_LOGO			1
52*4882a593Smuzhiyun #undef LCD_TEST_PATTERN
53*4882a593Smuzhiyun #define CONFIG_LCD_INFO			1
54*4882a593Smuzhiyun #define CONFIG_LCD_INFO_BELOW_LOGO	1
55*4882a593Smuzhiyun #define CONFIG_ATMEL_LCD		1
56*4882a593Smuzhiyun #define CONFIG_ATMEL_LCD_BGR555		1
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun  * BOOTP options
60*4882a593Smuzhiyun  */
61*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE	1
62*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH		1
63*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY		1
64*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME		1
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* SDRAM */
67*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		1
68*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		ATMEL_BASE_CS1
69*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		0x04000000
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
72*4882a593Smuzhiyun 	(ATMEL_BASE_SRAM1 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* NOR flash, if populated */
75*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_NORFLASH
76*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI			1
77*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER			1
78*4882a593Smuzhiyun #define PHYS_FLASH_1				0x10000000
79*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE			PHYS_FLASH_1
80*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT		256
81*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS		1
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_SEC	1:0-3
84*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
85*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN	(256 << 10)
86*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x007E0000)
87*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Address and size of Primary Environment Sector */
90*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x10000
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS	\
93*4882a593Smuzhiyun 	"monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
94*4882a593Smuzhiyun 	"update=" \
95*4882a593Smuzhiyun 		"protect off ${monitor_base} +${filesize};" \
96*4882a593Smuzhiyun 		"erase ${monitor_base} +${filesize};" \
97*4882a593Smuzhiyun 		"cp.b ${fileaddr} ${monitor_base} ${filesize};" \
98*4882a593Smuzhiyun 		"protect on ${monitor_base} +${filesize}\0"
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT
101*4882a593Smuzhiyun #define MASTER_PLL_MUL		171
102*4882a593Smuzhiyun #define MASTER_PLL_DIV		14
103*4882a593Smuzhiyun #define MASTER_PLL_OUT		3
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* clocks */
106*4882a593Smuzhiyun #define CONFIG_SYS_MOR_VAL						\
107*4882a593Smuzhiyun 		(AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
108*4882a593Smuzhiyun #define CONFIG_SYS_PLLAR_VAL					\
109*4882a593Smuzhiyun 	(AT91_PMC_PLLAR_29 |					\
110*4882a593Smuzhiyun 	AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) |			\
111*4882a593Smuzhiyun 	AT91_PMC_PLLXR_PLLCOUNT(63) |				\
112*4882a593Smuzhiyun 	AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | 		\
113*4882a593Smuzhiyun 	AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* PCK/2 = MCK Master Clock from PLLA */
116*4882a593Smuzhiyun #define	CONFIG_SYS_MCKR1_VAL		\
117*4882a593Smuzhiyun 	(AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 |	\
118*4882a593Smuzhiyun 	 AT91_PMC_MCKR_MDIV_2)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* PCK/2 = MCK Master Clock from PLLA */
121*4882a593Smuzhiyun #define	CONFIG_SYS_MCKR2_VAL		\
122*4882a593Smuzhiyun 	(AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | 	\
123*4882a593Smuzhiyun 	AT91_PMC_MCKR_MDIV_2)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* define PDC[31:16] as DATA[31:16] */
126*4882a593Smuzhiyun #define CONFIG_SYS_PIOD_PDR_VAL1	0xFFFF0000
127*4882a593Smuzhiyun /* no pull-up for D[31:16] */
128*4882a593Smuzhiyun #define CONFIG_SYS_PIOD_PPUDR_VAL	0xFFFF0000
129*4882a593Smuzhiyun /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
130*4882a593Smuzhiyun #define CONFIG_SYS_MATRIX_EBICSA_VAL					\
131*4882a593Smuzhiyun 	(AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V |	\
132*4882a593Smuzhiyun 	 AT91_MATRIX_CSA_EBI_CS1A)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* SDRAM */
135*4882a593Smuzhiyun /* SDRAMC_MR Mode register */
136*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL1		0
137*4882a593Smuzhiyun /* SDRAMC_TR - Refresh Timer register */
138*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_TR_VAL1		0x13C
139*4882a593Smuzhiyun /* SDRAMC_CR - Configuration register*/
140*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_CR_VAL							\
141*4882a593Smuzhiyun 		(AT91_SDRAMC_NC_9 |						\
142*4882a593Smuzhiyun 		 AT91_SDRAMC_NR_13 |						\
143*4882a593Smuzhiyun 		 AT91_SDRAMC_NB_4 |						\
144*4882a593Smuzhiyun 		 AT91_SDRAMC_CAS_3 |						\
145*4882a593Smuzhiyun 		 AT91_SDRAMC_DBW_32 |						\
146*4882a593Smuzhiyun 		 (1 <<  8) |		/* Write Recovery Delay */		\
147*4882a593Smuzhiyun 		 (7 << 12) |		/* Row Cycle Delay */			\
148*4882a593Smuzhiyun 		 (2 << 16) |		/* Row Precharge Delay */		\
149*4882a593Smuzhiyun 		 (2 << 20) |		/* Row to Column Delay */		\
150*4882a593Smuzhiyun 		 (5 << 24) |		/* Active to Precharge Delay */		\
151*4882a593Smuzhiyun 		 (1 << 28))		/* Exit Self Refresh to Active Delay */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Memory Device Register -> SDRAM */
154*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MDR_VAL		AT91_SDRAMC_MD_SDRAM
155*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL2		AT91_SDRAMC_MODE_PRECHARGE
156*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL1		0		/* SDRAM_BASE */
157*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL3		AT91_SDRAMC_MODE_REFRESH
158*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL2		0		/* SDRAM_BASE */
159*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL3		0		/* SDRAM_BASE */
160*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL4		0		/* SDRAM_BASE */
161*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL5		0		/* SDRAM_BASE */
162*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL6		0		/* SDRAM_BASE */
163*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL7		0		/* SDRAM_BASE */
164*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL8		0		/* SDRAM_BASE */
165*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL9		0		/* SDRAM_BASE */
166*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL4		AT91_SDRAMC_MODE_LMR
167*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL10		0		/* SDRAM_BASE */
168*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL5		AT91_SDRAMC_MODE_NORMAL
169*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL11		0		/* SDRAM_BASE */
170*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_TR_VAL2		1200		/* SDRAM_TR */
171*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL12		0		/* SDRAM_BASE */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
174*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_SETUP0_VAL				\
175*4882a593Smuzhiyun 	(AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) |	\
176*4882a593Smuzhiyun 	 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
177*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_PULSE0_VAL				\
178*4882a593Smuzhiyun 	(AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) |	\
179*4882a593Smuzhiyun 	 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
180*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_CYCLE0_VAL	\
181*4882a593Smuzhiyun 	(AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
182*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_MODE0_VAL				\
183*4882a593Smuzhiyun 	(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |		\
184*4882a593Smuzhiyun 	 AT91_SMC_MODE_DBW_16 |					\
185*4882a593Smuzhiyun 	 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* user reset enable */
188*4882a593Smuzhiyun #define CONFIG_SYS_RSTC_RMR_VAL			\
189*4882a593Smuzhiyun 		(AT91_RSTC_KEY |		\
190*4882a593Smuzhiyun 		AT91_RSTC_MR_URSTEN |		\
191*4882a593Smuzhiyun 		AT91_RSTC_MR_ERSTL(15))
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Disable Watchdog */
194*4882a593Smuzhiyun #define CONFIG_SYS_WDTC_WDMR_VAL				\
195*4882a593Smuzhiyun 		(AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT |	\
196*4882a593Smuzhiyun 		 AT91_WDT_MR_WDV(0xfff) |			\
197*4882a593Smuzhiyun 		 AT91_WDT_MR_WDDIS |				\
198*4882a593Smuzhiyun 		 AT91_WDT_MR_WDD(0xfff))
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* NAND flash */
204*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
205*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE		1
206*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE			ATMEL_BASE_CS3
207*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DBW_8			1
208*4882a593Smuzhiyun /* our ALE is AD21 */
209*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_ALE		(1 << 21)
210*4882a593Smuzhiyun /* our CLE is AD22 */
211*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_CLE		(1 << 22)
212*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIN_PD15
213*4882a593Smuzhiyun #define CONFIG_SYS_NAND_READY_PIN		AT91_PIN_PA22
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* Ethernet */
217*4882a593Smuzhiyun #define CONFIG_RESET_PHY_R		1
218*4882a593Smuzhiyun #define CONFIG_AT91_WANTS_COMMON_PHY
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* USB */
221*4882a593Smuzhiyun #define CONFIG_USB_ATMEL
222*4882a593Smuzhiyun #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
223*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW		1
224*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
225*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00a00000	/* AT91SAM9263_UHP_BASE */
226*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9263"
227*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR			0x22000000	/* load address */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START		CONFIG_SYS_SDRAM_BASE
232*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END			0x23e00000
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_DATAFLASH
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* bootstrap + u-boot + env + linux in dataflash on CS0 */
237*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET	0x4200
238*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x4200
239*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x210
240*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ	15000000
241*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	"sf probe 0; " \
242*4882a593Smuzhiyun 				"sf read 0x22000000 0x84000 0x294000; " \
243*4882a593Smuzhiyun 				"bootm 0x22000000"
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #elif CONFIG_SYS_USE_NANDFLASH
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* bootstrap + u-boot + env + linux in nandflash */
248*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x120000
249*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	0x100000
250*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x20000		/* 1 sector = 128 kB */
251*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0x200000 0x300000; bootm"
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		1
255*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING		1
256*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun  * Size of malloc() pool
260*4882a593Smuzhiyun  */
261*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #endif
264