xref: /OK3568_Linux_fs/u-boot/include/configs/apf27.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Configuration settings for the Armadeus Project motherboard APF27
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008-2013 Eric Jarrige <eric.jarrige@armadeus.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:    GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __CONFIG_H
11*4882a593Smuzhiyun #define __CONFIG_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_ENV_VERSION	10
14*4882a593Smuzhiyun #define CONFIG_BOARD_NAME apf27
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * SoC configurations
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define CONFIG_MX27			/* This is a Freescale i.MX27 Chip */
20*4882a593Smuzhiyun #define CONFIG_MACH_TYPE	1698	/* APF27 */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * Enable the call to miscellaneous platform dependent initialization.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * SPL
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
30*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE	2048
31*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE    0xA0000000
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* NAND boot config */
34*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
35*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x800
36*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
37*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	CONFIG_SYS_MONITOR_LEN - 0x800
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * BOOTP options
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun #define CONFIG_BOOTP_SUBNETMASK
43*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
44*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
45*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
46*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
47*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS
48*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS2
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define CONFIG_HOSTNAME	CONFIG_BOARD_NAME
51*4882a593Smuzhiyun #define CONFIG_ROOTPATH	"/tftpboot/" __stringify(CONFIG_BOARD_NAME) "-root"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Memory configurations
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun #define CONFIG_NR_DRAM_POPULATED 1
57*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS	2
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ACFG_SDRAM_MBYTE_SYZE 64
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define PHYS_SDRAM_1			0xA0000000
62*4882a593Smuzhiyun #define PHYS_SDRAM_2			0xB0000000
63*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
64*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (512<<10))
65*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0xA0000000	/* memtest test area  */
66*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0xA0300000	/* 3 MiB RAM test */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_SDRAM_BASE	\
69*4882a593Smuzhiyun 		+ PHYS_SDRAM_1_SIZE - 0x0100000)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0xA0000800
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * FLASH organization
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun #define	ACFG_MONITOR_OFFSET		0x00000000
77*4882a593Smuzhiyun #define	CONFIG_SYS_MONITOR_LEN		0x00100000	/* 1MiB */
78*4882a593Smuzhiyun #define	CONFIG_ENV_OVERWRITE
79*4882a593Smuzhiyun #define	CONFIG_ENV_OFFSET		0x00100000	/* NAND offset */
80*4882a593Smuzhiyun #define	CONFIG_ENV_SIZE			0x00020000	/* 128kB  */
81*4882a593Smuzhiyun #define CONFIG_ENV_RANGE		0X00080000	/* 512kB */
82*4882a593Smuzhiyun #define	CONFIG_ENV_OFFSET_REDUND	\
83*4882a593Smuzhiyun 		(CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)	/* +512kB */
84*4882a593Smuzhiyun #define	CONFIG_ENV_SIZE_REDUND		CONFIG_ENV_SIZE	/* 512kB */
85*4882a593Smuzhiyun #define	CONFIG_FIRMWARE_OFFSET		0x00200000
86*4882a593Smuzhiyun #define	CONFIG_FIRMWARE_SIZE		0x00080000	/* 512kB  */
87*4882a593Smuzhiyun #define	CONFIG_KERNEL_OFFSET		0x00300000
88*4882a593Smuzhiyun #define	CONFIG_ROOTFS_OFFSET		0x00800000
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CONFIG_MTDMAP			"mxc_nand.0"
91*4882a593Smuzhiyun #define MTDIDS_DEFAULT			"nand0=" CONFIG_MTDMAP
92*4882a593Smuzhiyun #define MTDPARTS_DEFAULT	"mtdparts=" CONFIG_MTDMAP \
93*4882a593Smuzhiyun 				":1M(u-boot)ro," \
94*4882a593Smuzhiyun 				"512K(env)," \
95*4882a593Smuzhiyun 				"512K(env2)," \
96*4882a593Smuzhiyun 				"512K(firmware)," \
97*4882a593Smuzhiyun 				"512K(dtb)," \
98*4882a593Smuzhiyun 				"5M(kernel)," \
99*4882a593Smuzhiyun 				"-(rootfs)"
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * U-Boot general configurations
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
105*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE		2048		/* console I/O buffer */
106*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
107*4882a593Smuzhiyun 						/* Boot argument buffer size */
108*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
109*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
110*4882a593Smuzhiyun #define CONFIG_ENV_VARS_UBOOT_CONFIG
111*4882a593Smuzhiyun #define CONFIG_PREBOOT			"run check_flash check_env;"
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Boot Linux
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG		/* send commandline to Kernel	*/
117*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS	/* send memory definition to kernel */
118*4882a593Smuzhiyun #define CONFIG_INITRD_TAG		/* send initrd params	*/
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define	CONFIG_BOOTFILE		__stringify(CONFIG_BOARD_NAME) "-linux.bin"
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define ACFG_CONSOLE_DEV	ttySMX0
123*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	"run ubifsboot"
124*4882a593Smuzhiyun #define CONFIG_SYS_AUTOLOAD	"no"
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * Default load address for user programs and kernel
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun #define CONFIG_LOADADDR			0xA0000000
129*4882a593Smuzhiyun #define	CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * Extra Environments
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
135*4882a593Smuzhiyun 	"env_version="		__stringify(CONFIG_ENV_VERSION)		"\0" \
136*4882a593Smuzhiyun 	"consoledev="		__stringify(ACFG_CONSOLE_DEV)		"\0" \
137*4882a593Smuzhiyun 	"mtdparts="		MTDPARTS_DEFAULT			"\0" \
138*4882a593Smuzhiyun 	"partition=nand0,6\0"						\
139*4882a593Smuzhiyun 	"u-boot_addr="		__stringify(ACFG_MONITOR_OFFSET)	"\0" \
140*4882a593Smuzhiyun 	"env_addr="		__stringify(CONFIG_ENV_OFFSET)		"\0" \
141*4882a593Smuzhiyun 	"firmware_addr="	__stringify(CONFIG_FIRMWARE_OFFSET)	"\0" \
142*4882a593Smuzhiyun 	"firmware_size="	__stringify(CONFIG_FIRMWARE_SIZE)	"\0" \
143*4882a593Smuzhiyun 	"kernel_addr="		__stringify(CONFIG_KERNEL_OFFSET)	"\0" \
144*4882a593Smuzhiyun 	"rootfs_addr="		__stringify(CONFIG_ROOTFS_OFFSET)	"\0" \
145*4882a593Smuzhiyun 	"board_name="		__stringify(CONFIG_BOARD_NAME)		"\0" \
146*4882a593Smuzhiyun 	"kernel_addr_r=A0000000\0" \
147*4882a593Smuzhiyun 	"check_env=if test -n ${flash_env_version}; "			\
148*4882a593Smuzhiyun 		"then env default env_version; "			\
149*4882a593Smuzhiyun 		"else env set flash_env_version ${env_version}; env save; "\
150*4882a593Smuzhiyun 		"fi; "							\
151*4882a593Smuzhiyun 		"if itest ${flash_env_version} < ${env_version}; then " \
152*4882a593Smuzhiyun 			"echo \"*** Warning - Environment version"	\
153*4882a593Smuzhiyun 			" change suggests: run flash_reset_env; reset\"; "\
154*4882a593Smuzhiyun 			"env default flash_reset_env; "\
155*4882a593Smuzhiyun 		"fi; \0"						\
156*4882a593Smuzhiyun 	"check_flash=nand lock; nand unlock ${env_addr}; \0"	\
157*4882a593Smuzhiyun 	"flash_reset_env=env default -f -a; saveenv; run update_env;"	\
158*4882a593Smuzhiyun 		"echo Flash environment variables erased!\0"		\
159*4882a593Smuzhiyun 	"download_uboot=tftpboot ${loadaddr} ${board_name}"		\
160*4882a593Smuzhiyun 		"-u-boot-with-spl.bin\0"				\
161*4882a593Smuzhiyun 	"flash_uboot=nand unlock ${u-boot_addr} ;"			\
162*4882a593Smuzhiyun 		"nand erase.part u-boot;"		\
163*4882a593Smuzhiyun 		"if nand write.trimffs ${fileaddr} ${u-boot_addr} ${filesize};"\
164*4882a593Smuzhiyun 			"then nand lock; nand unlock ${env_addr};"	\
165*4882a593Smuzhiyun 				"echo Flashing of uboot succeed;"	\
166*4882a593Smuzhiyun 			"else echo Flashing of uboot failed;"		\
167*4882a593Smuzhiyun 		"fi; \0"						\
168*4882a593Smuzhiyun 	"update_uboot=run download_uboot flash_uboot\0"			\
169*4882a593Smuzhiyun 	"download_env=tftpboot ${loadaddr} ${board_name}"		\
170*4882a593Smuzhiyun 		"-u-boot-env.txt\0"				\
171*4882a593Smuzhiyun 	"flash_env=env import -t ${loadaddr}; env save; \0"		\
172*4882a593Smuzhiyun 	"update_env=run download_env flash_env\0"			\
173*4882a593Smuzhiyun 	"update_all=run update_env update_uboot\0"			\
174*4882a593Smuzhiyun 	"unlock_regs=mw 10000008 0; mw 10020008 0\0"			\
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * Serial Driver
178*4882a593Smuzhiyun  */
179*4882a593Smuzhiyun #define CONFIG_MXC_UART
180*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
181*4882a593Smuzhiyun #define CONFIG_MXC_UART_BASE		UART1_BASE
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * GPIO
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun #define CONFIG_MXC_GPIO
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun  * NOR
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * NAND
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define CONFIG_MXC_NAND_REGS_BASE	0xD8000000
197*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		CONFIG_MXC_NAND_REGS_BASE
198*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define CONFIG_MXC_NAND_HWECC
201*4882a593Smuzhiyun #define CONFIG_SYS_NAND_LARGEPAGE
202*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE	2048
203*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
204*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT	CONFIG_SYS_NAND_BLOCK_SIZE / \
205*4882a593Smuzhiyun 						CONFIG_SYS_NAND_PAGE_SIZE
206*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
207*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS	11
208*4882a593Smuzhiyun #define NAND_MAX_CHIPS			1
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45
211*4882a593Smuzhiyun #define CONFIG_SYS_NAND_QUIET		1
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * Partitions & Filsystems
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun  * Ethernet (on SOC imx FEC)
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun #define CONFIG_FEC_MXC
221*4882a593Smuzhiyun #define CONFIG_FEC_MXC_PHYADDR		0x1f
222*4882a593Smuzhiyun #define CONFIG_MII				/* MII PHY management	*/
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * FPGA
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
228*4882a593Smuzhiyun #define CONFIG_FPGA
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun #define CONFIG_FPGA_COUNT		1
231*4882a593Smuzhiyun #define CONFIG_FPGA_XILINX
232*4882a593Smuzhiyun #define CONFIG_FPGA_SPARTAN3
233*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_WAIT		250 /* 250 ms */
234*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_PROG_FEEDBACK
235*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CHECK_CTRLC
236*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CHECK_ERROR
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun  * Fuses - IIM
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun #ifdef CONFIG_CMD_IMX_FUSE
242*4882a593Smuzhiyun #define IIM_MAC_BANK		0
243*4882a593Smuzhiyun #define IIM_MAC_ROW		5
244*4882a593Smuzhiyun #define IIM0_SCC_KEY		11
245*4882a593Smuzhiyun #define IIM1_SUID		1
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  * I2C
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #ifdef CONFIG_CMD_I2C
253*4882a593Smuzhiyun #define CONFIG_SYS_I2C
254*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC
255*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
256*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
257*4882a593Smuzhiyun #define CONFIG_SYS_MXC_I2C1_SPEED	100000	/* 100 kHz */
258*4882a593Smuzhiyun #define CONFIG_SYS_MXC_I2C1_SLAVE	0x7F
259*4882a593Smuzhiyun #define CONFIG_SYS_MXC_I2C2_SPEED	100000	/* 100 kHz */
260*4882a593Smuzhiyun #define CONFIG_SYS_MXC_I2C2_SLAVE	0x7F
261*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES		{ }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #ifdef CONFIG_CMD_EEPROM
264*4882a593Smuzhiyun # define CONFIG_SYS_I2C_EEPROM_ADDR	0x50	/* EEPROM 24LC02 */
265*4882a593Smuzhiyun # define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1	/* bytes of address */
266*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
267*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* msec */
268*4882a593Smuzhiyun #endif /* CONFIG_CMD_EEPROM */
269*4882a593Smuzhiyun #endif /* CONFIG_CMD_I2C */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun  * SD/MMC
273*4882a593Smuzhiyun  */
274*4882a593Smuzhiyun #ifdef CONFIG_CMD_MMC
275*4882a593Smuzhiyun #define CONFIG_MXC_MCI_REGS_BASE	0x10014000
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * RTC
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #ifdef CONFIG_CMD_DATE
282*4882a593Smuzhiyun #define CONFIG_RTC_DS1374
283*4882a593Smuzhiyun #define CONFIG_SYS_RTC_BUS_NUM		0
284*4882a593Smuzhiyun #endif /* CONFIG_CMD_DATE */
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  * PLL
288*4882a593Smuzhiyun  *
289*4882a593Smuzhiyun  *  31 | x  |x| x x x x |x x x x x x x x x x |x x|x x x x|x x x x x x x x x x| 0
290*4882a593Smuzhiyun  *     |CPLM|X|----PD---|--------MFD---------|XXX|--MFI--|-----MFN-----------|
291*4882a593Smuzhiyun  */
292*4882a593Smuzhiyun #define CONFIG_MX27_CLK32		32768	/* 32768 or 32000 Hz crystal */
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #if (ACFG_SDRAM_MBYTE_SYZE == 64) /* micron MT46H16M32LF -6 */
295*4882a593Smuzhiyun /* micron 64MB */
296*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE			0x04000000 /* 64 MB */
297*4882a593Smuzhiyun #define PHYS_SDRAM_2_SIZE			0x04000000 /* 64 MB */
298*4882a593Smuzhiyun #endif
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #if (ACFG_SDRAM_MBYTE_SYZE == 128)
301*4882a593Smuzhiyun /* micron 128MB */
302*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE			0x08000000 /* 128 MB */
303*4882a593Smuzhiyun #define PHYS_SDRAM_2_SIZE			0x08000000 /* 128 MB */
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #if (ACFG_SDRAM_MBYTE_SYZE == 256)
307*4882a593Smuzhiyun /* micron 256MB */
308*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE			0x10000000 /* 256 MB */
309*4882a593Smuzhiyun #define PHYS_SDRAM_2_SIZE			0x10000000 /* 256 MB */
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #endif /* __CONFIG_H */
313