xref: /OK3568_Linux_fs/u-boot/include/configs/ap325rxa.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Renesas Solutions AP-325RXA board
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2008 Renesas Solutions Corp.
5*4882a593Smuzhiyun  * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __AP325RXA_H
11*4882a593Smuzhiyun #define __AP325RXA_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_CPU_SH7723	1
14*4882a593Smuzhiyun #define CONFIG_AP325RXA	1
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define CONFIG_DISPLAY_BOARDINFO
17*4882a593Smuzhiyun #undef  CONFIG_SHOW_BOOT_PROGRESS
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* SMC9118 */
20*4882a593Smuzhiyun #define CONFIG_SMC911X 1
21*4882a593Smuzhiyun #define CONFIG_SMC911X_32_BIT 1
22*4882a593Smuzhiyun #define CONFIG_SMC911X_BASE 0xB6080000
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* MEMORY */
25*4882a593Smuzhiyun #define AP325RXA_SDRAM_BASE		(0x88000000)
26*4882a593Smuzhiyun #define AP325RXA_FLASH_BASE_1		(0xA0000000)
27*4882a593Smuzhiyun #define AP325RXA_FLASH_BANK_SIZE	(128 * 1024 * 1024)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* undef to save memory	*/
32*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
33*4882a593Smuzhiyun /* Monitor Command Prompt */
34*4882a593Smuzhiyun /* Buffer size for Console output */
35*4882a593Smuzhiyun #define CONFIG_SYS_PBSIZE		256
36*4882a593Smuzhiyun /* List of legal baudrate settings for this board */
37*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	{ 38400 }
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* SCIF */
40*4882a593Smuzhiyun #define CONFIG_SCIF_A		1 /* SH7723 has SCIF and SCIFA */
41*4882a593Smuzhiyun #define CONFIG_CONS_SCIF5	1
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Suppress display of console information at boot */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	(AP325RXA_SDRAM_BASE)
46*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Enable alternate, more extensive, memory test */
49*4882a593Smuzhiyun #undef  CONFIG_SYS_ALT_MEMTEST
50*4882a593Smuzhiyun /* Scratch address used by the alternate memory test */
51*4882a593Smuzhiyun #undef  CONFIG_SYS_MEMTEST_SCRATCH
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Enable temporary baudrate change while serial download */
54*4882a593Smuzhiyun #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE	(AP325RXA_SDRAM_BASE)
57*4882a593Smuzhiyun /* maybe more, but if so u-boot doesn't know about it... */
58*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE	(128 * 1024 * 1024)
59*4882a593Smuzhiyun /* default load address for scripts ?!? */
60*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
63*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	(AP325RXA_FLASH_BASE_1)
64*4882a593Smuzhiyun /* Monitor size */
65*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN	(128 * 1024)
66*4882a593Smuzhiyun /* Size of DRAM reserved for malloc() use */
67*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)
68*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(8 * 1024 * 1024)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* FLASH */
71*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 1
72*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
73*4882a593Smuzhiyun #undef  CONFIG_SYS_FLASH_QUIET_TEST
74*4882a593Smuzhiyun /* print 'E' for empty sector on flinfo */
75*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
76*4882a593Smuzhiyun /* Physical start address of Flash memory */
77*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE	(AP325RXA_FLASH_BASE_1)
78*4882a593Smuzhiyun /* Max number of sectors on each Flash chip */
79*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	512
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun  * IDE support
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun #define CONFIG_IDE_RESET	1
85*4882a593Smuzhiyun #define CONFIG_SYS_PIO_MODE		1
86*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXBUS		1	/* IDE bus */
87*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXDEVICE	1
88*4882a593Smuzhiyun #define CONFIG_SYS_ATA_BASE_ADDR	0xB4180000
89*4882a593Smuzhiyun #define CONFIG_SYS_ATA_STRIDE		2	/* 1bit shift */
90*4882a593Smuzhiyun #define CONFIG_SYS_ATA_DATA_OFFSET	0x200	/* data reg offset */
91*4882a593Smuzhiyun #define CONFIG_SYS_ATA_REG_OFFSET	0x200	/* reg offset */
92*4882a593Smuzhiyun #define CONFIG_SYS_ATA_ALT_OFFSET	0x210	/* alternate register offset */
93*4882a593Smuzhiyun #define CONFIG_IDE_SWAP_IO
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* if you use all NOR Flash , you change dip-switch. Please see Manual. */
96*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1
97*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * AP325RXA_FLASH_BANK_SIZE)}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* Timeout for Flash erase operations (in ms) */
100*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
101*4882a593Smuzhiyun /* Timeout for Flash write operations (in ms) */
102*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
103*4882a593Smuzhiyun /* Timeout for Flash set sector lock bit operations (in ms) */
104*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_LOCK_TOUT	(3 * 1000)
105*4882a593Smuzhiyun /* Timeout for Flash clear lock bit operations (in ms) */
106*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * Use hardware flash sectors protection instead
110*4882a593Smuzhiyun  * of U-Boot software protection
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #undef  CONFIG_SYS_FLASH_PROTECTION
113*4882a593Smuzhiyun #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* ENV setting */
116*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE	1
117*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
118*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
119*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
120*4882a593Smuzhiyun /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
121*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
122*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Board Clock */
125*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	33333333
126*4882a593Smuzhiyun #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
127*4882a593Smuzhiyun #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
128*4882a593Smuzhiyun #define CONFIG_SYS_TMU_CLK_DIV		(4)	/* 4 (default), 16, 64, 256 or 1024 */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #endif	/* __AP325RXA_H */
131