xref: /OK3568_Linux_fs/u-boot/include/configs/am3517_crane.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Srinath.R <srinath@mistralsolutions.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on include/configs/am3517evm.h
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2011 Mistral Solutions pvt Ltd
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __CONFIG_H
14*4882a593Smuzhiyun #define __CONFIG_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * High Level Configuration Options
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/arch/cpu.h>		/* get chip and board defs */
22*4882a593Smuzhiyun #include <asm/arch/omap.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Clock Defines */
25*4882a593Smuzhiyun #define V_OSCK			26000000	/* Clock output from T2 */
26*4882a593Smuzhiyun #define V_SCLK			(V_OSCK >> 1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
31*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS	1
32*4882a593Smuzhiyun #define CONFIG_INITRD_TAG		1
33*4882a593Smuzhiyun #define CONFIG_REVISION_TAG		1
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * Size of malloc() pool
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
39*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
40*4882a593Smuzhiyun 						/* initial data */
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * DDR related
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * Hardware drivers
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * NS16550 Configuration
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
56*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
57*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * select serial console configuration
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		3
63*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
64*4882a593Smuzhiyun #define CONFIG_SERIAL3			3	/* UART3 on CRANEBOARD */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* allow to overwrite serial and ethaddr */
67*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
68*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
69*4882a593Smuzhiyun 					115200}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * USB configuration
73*4882a593Smuzhiyun  * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
74*4882a593Smuzhiyun  * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun #define CONFIG_USB_AM35X		1
77*4882a593Smuzhiyun #define CONFIG_USB_MUSB_HCD			1
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #ifdef CONFIG_USB_AM35X
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #ifdef CONFIG_USB_MUSB_HCD
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #ifdef CONFIG_USB_KEYBOARD
84*4882a593Smuzhiyun #define CONFIG_PREBOOT "usb start"
85*4882a593Smuzhiyun #endif /* CONFIG_USB_KEYBOARD */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #endif /* CONFIG_USB_MUSB_HCD */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #ifdef CONFIG_USB_MUSB_UDC
90*4882a593Smuzhiyun /* USB device configuration */
91*4882a593Smuzhiyun #define CONFIG_USB_DEVICE		1
92*4882a593Smuzhiyun #define CONFIG_USB_TTY			1
93*4882a593Smuzhiyun /* Change these to suit your needs */
94*4882a593Smuzhiyun #define CONFIG_USBD_VENDORID		0x0451
95*4882a593Smuzhiyun #define CONFIG_USBD_PRODUCTID		0x5678
96*4882a593Smuzhiyun #define CONFIG_USBD_MANUFACTURER	"Texas Instruments"
97*4882a593Smuzhiyun #define CONFIG_USBD_PRODUCT_NAME	"AM3517CRANE"
98*4882a593Smuzhiyun #endif /* CONFIG_USB_MUSB_UDC */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #endif /* CONFIG_USB_AM35X */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define CONFIG_SYS_I2C
103*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
104*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * Board NAND Info.
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
110*4882a593Smuzhiyun 							/* to access nand */
111*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
112*4882a593Smuzhiyun 							/* to access */
113*4882a593Smuzhiyun 							/* nand at CS0 */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
116*4882a593Smuzhiyun 							/* NAND devices */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define CONFIG_JFFS2_NAND
119*4882a593Smuzhiyun /* nand device jffs2 lives on */
120*4882a593Smuzhiyun #define CONFIG_JFFS2_DEV		"nand0"
121*4882a593Smuzhiyun /* start of jffs2 partition */
122*4882a593Smuzhiyun #define CONFIG_JFFS2_PART_OFFSET	0x680000
123*4882a593Smuzhiyun #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Environment information */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
130*4882a593Smuzhiyun 	"loadaddr=0x82000000\0" \
131*4882a593Smuzhiyun 	"console=ttyS2,115200n8\0" \
132*4882a593Smuzhiyun 	"mmcdev=0\0" \
133*4882a593Smuzhiyun 	"mmcargs=setenv bootargs console=${console} " \
134*4882a593Smuzhiyun 		"root=/dev/mmcblk0p2 rw " \
135*4882a593Smuzhiyun 		"rootfstype=ext3 rootwait\0" \
136*4882a593Smuzhiyun 	"nandargs=setenv bootargs console=${console} " \
137*4882a593Smuzhiyun 		"root=/dev/mtdblock4 rw " \
138*4882a593Smuzhiyun 		"rootfstype=jffs2\0" \
139*4882a593Smuzhiyun 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
140*4882a593Smuzhiyun 	"bootscript=echo Running bootscript from mmc ...; " \
141*4882a593Smuzhiyun 		"source ${loadaddr}\0" \
142*4882a593Smuzhiyun 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
143*4882a593Smuzhiyun 	"mmcboot=echo Booting from mmc ...; " \
144*4882a593Smuzhiyun 		"run mmcargs; " \
145*4882a593Smuzhiyun 		"bootm ${loadaddr}\0" \
146*4882a593Smuzhiyun 	"nandboot=echo Booting from nand ...; " \
147*4882a593Smuzhiyun 		"run nandargs; " \
148*4882a593Smuzhiyun 		"nand read ${loadaddr} 280000 400000; " \
149*4882a593Smuzhiyun 		"bootm ${loadaddr}\0" \
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \
152*4882a593Smuzhiyun 	"mmc dev ${mmcdev}; if mmc rescan; then " \
153*4882a593Smuzhiyun 		"if run loadbootscript; then " \
154*4882a593Smuzhiyun 			"run bootscript; " \
155*4882a593Smuzhiyun 		"else " \
156*4882a593Smuzhiyun 			"if run loaduimage; then " \
157*4882a593Smuzhiyun 				"run mmcboot; " \
158*4882a593Smuzhiyun 			"else run nandboot; " \
159*4882a593Smuzhiyun 			"fi; " \
160*4882a593Smuzhiyun 		"fi; " \
161*4882a593Smuzhiyun 	"else run nandboot; fi"
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE	1
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * Miscellaneous configurable options
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
168*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
169*4882a593Smuzhiyun #define CONFIG_SYS_MAXARGS		32	/* max number of command */
170*4882a593Smuzhiyun 						/* args */
171*4882a593Smuzhiyun /* memtest works on */
172*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
173*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
174*4882a593Smuzhiyun 					0x01F00000) /* 31MB */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
177*4882a593Smuzhiyun 								/* address */
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * AM3517 has 12 GP timers, they can be driven by the system clock
181*4882a593Smuzhiyun  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
182*4882a593Smuzhiyun  * This rate is divided by a local divisor.
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
185*4882a593Smuzhiyun #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /*-----------------------------------------------------------------------
188*4882a593Smuzhiyun  * Physical Memory Map
189*4882a593Smuzhiyun  */
190*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
191*4882a593Smuzhiyun #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
192*4882a593Smuzhiyun #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*-----------------------------------------------------------------------
195*4882a593Smuzhiyun  * FLASH and environment organization
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* **** PISMO SUPPORT *** */
199*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors */
200*4882a593Smuzhiyun 						/* on one chip */
201*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
202*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		NAND_BASE
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* Monitor at start of flash */
207*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB sector */
210*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
211*4882a593Smuzhiyun #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*-----------------------------------------------------------------------
214*4882a593Smuzhiyun  * CFI FLASH driver setup
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun /* timeout values are in ticks */
217*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
218*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* Flash banks JFFS2 should use */
221*4882a593Smuzhiyun #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
222*4882a593Smuzhiyun 					CONFIG_SYS_MAX_NAND_DEVICE)
223*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_MEM_NAND
224*4882a593Smuzhiyun /* use flash_info[2] */
225*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
226*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_NUM_BANKS	1
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
229*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
230*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x800
231*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
232*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - \
233*4882a593Smuzhiyun 					 GENERATED_GBL_DATA_SIZE)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* Defines for SPL */
236*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK
237*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0x40200800
238*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
239*4882a593Smuzhiyun 					 CONFIG_SPL_TEXT_BASE)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR	0x80000000
242*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
245*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE
248*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS
249*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* NAND boot config */
252*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE
253*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT	64
254*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE	2048
255*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE		64
256*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
257*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
258*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9,\
259*4882a593Smuzhiyun 						10, 11, 12, 13}
260*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE		512
261*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES	3
262*4882a593Smuzhiyun #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
263*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
264*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
268*4882a593Smuzhiyun  * 64 bytes before this address should be set aside for u-boot.img's
269*4882a593Smuzhiyun  * header. That is 0x800FFFC0--0x80100000 should not be used for any
270*4882a593Smuzhiyun  * other needs.
271*4882a593Smuzhiyun  */
272*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x80100000
273*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
274*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #endif /* __CONFIG_H */
277