xref: /OK3568_Linux_fs/u-boot/include/configs/adp-ag101p.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 Andes Technology Corporation
3*4882a593Smuzhiyun  * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
4*4882a593Smuzhiyun  * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __CONFIG_H
10*4882a593Smuzhiyun #define __CONFIG_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/arch-ag101/ag101.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * CPU and Board Configuration Options
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #define CONFIG_ADP_AG101P
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CONFIG_USE_INTERRUPT
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_OFF
26*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_OFF
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_BOOTP_SEND_HOSTNAME
29*4882a593Smuzhiyun #define CONFIG_BOOTP_SERVERIP
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT
32*4882a593Smuzhiyun #define CONFIG_MEM_REMAP
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifdef CONFIG_SKIP_LOWLEVEL_INIT
36*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0x00500000
37*4882a593Smuzhiyun #ifdef CONFIG_OF_CONTROL
38*4882a593Smuzhiyun #undef CONFIG_OF_SEPARATE
39*4882a593Smuzhiyun #define CONFIG_OF_EMBED
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun #else
42*4882a593Smuzhiyun #ifdef CONFIG_MEM_REMAP
43*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0x80000000
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0x00000000
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * Timer
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	39062500
53*4882a593Smuzhiyun #define VERSION_CLOCK		CONFIG_SYS_CLK_FREQ
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Use Externel CLOCK or PCLK
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun #undef CONFIG_FTRTC010_EXTCLK
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #ifndef CONFIG_FTRTC010_EXTCLK
61*4882a593Smuzhiyun #define CONFIG_FTRTC010_PCLK
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_FTRTC010_EXTCLK
65*4882a593Smuzhiyun #define TIMER_CLOCK	32768			/* CONFIG_FTRTC010_EXTCLK */
66*4882a593Smuzhiyun #else
67*4882a593Smuzhiyun #define TIMER_CLOCK	CONFIG_SYS_HZ		/* CONFIG_FTRTC010_PCLK */
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define TIMER_LOAD_VAL	0xffffffff
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Real Time Clock
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun #define CONFIG_RTC_FTRTC010
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * Real Time Clock Divider
79*4882a593Smuzhiyun  * RTC_DIV_COUNT			(OSC_CLK/OSC_5MHZ)
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define OSC_5MHZ			(5*1000000)
82*4882a593Smuzhiyun #define OSC_CLK				(4*OSC_5MHZ)
83*4882a593Smuzhiyun #define RTC_DIV_COUNT			(0.5)	/* Why?? */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun  * Serial console configuration
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */
90*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
91*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
92*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1		CONFIG_FTUART010_02_BASE
93*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL
94*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	-4
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		((18432000 * 20) / 25)	/* AG101P */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * SD (MMC) controller
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun #define CONFIG_FTSDC010
102*4882a593Smuzhiyun #define CONFIG_FTSDC010_NUMBER		1
103*4882a593Smuzhiyun #define CONFIG_FTSDC010_SDIO
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun  * Miscellaneous configurable options
107*4882a593Smuzhiyun  */
108*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * Size of malloc() pool
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun /* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */
114*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(512 << 10)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun  * AHB Controller configuration
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun #define CONFIG_FTAHBC020S
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #ifdef CONFIG_FTAHBC020S
122*4882a593Smuzhiyun #include <faraday/ftahbc020s.h>
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Address of PHYS_SDRAM_0 before memory remap is at 0x(100)00000 */
125*4882a593Smuzhiyun #define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE	0x100
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6: this define is used in lowlevel_init.S,
129*4882a593Smuzhiyun  * hence we cannot use FTAHBC020S_BSR_SIZE(2048) since it will use ffs() wrote
130*4882a593Smuzhiyun  * in C language.
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun #define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6 \
133*4882a593Smuzhiyun 	(FTAHBC020S_SLAVE_BSR_BASE(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE) | \
134*4882a593Smuzhiyun 					FTAHBC020S_SLAVE_BSR_SIZE(0xb))
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun  * Watchdog
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun #define CONFIG_FTWDT010_WATCHDOG
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * PMU Power controller configuration
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun #define CONFIG_PMU
146*4882a593Smuzhiyun #define CONFIG_FTPMU010_POWER
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #ifdef CONFIG_FTPMU010_POWER
149*4882a593Smuzhiyun #include <faraday/ftpmu010.h>
150*4882a593Smuzhiyun #define CONFIG_SYS_FTPMU010_PDLLCR0_HCLKOUTDIS		0x0E
151*4882a593Smuzhiyun #define CONFIG_SYS_FTPMU010_SDRAMHTC	(FTPMU010_SDRAMHTC_EBICTRL_DCSR  | \
152*4882a593Smuzhiyun 					 FTPMU010_SDRAMHTC_EBIDATA_DCSR  | \
153*4882a593Smuzhiyun 					 FTPMU010_SDRAMHTC_SDRAMCS_DCSR  | \
154*4882a593Smuzhiyun 					 FTPMU010_SDRAMHTC_SDRAMCTL_DCSR | \
155*4882a593Smuzhiyun 					 FTPMU010_SDRAMHTC_CKE_DCSR	 | \
156*4882a593Smuzhiyun 					 FTPMU010_SDRAMHTC_DQM_DCSR	 | \
157*4882a593Smuzhiyun 					 FTPMU010_SDRAMHTC_SDCLK_DCSR)
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * SDRAM controller configuration
162*4882a593Smuzhiyun  */
163*4882a593Smuzhiyun #define CONFIG_FTSDMC021
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #ifdef CONFIG_FTSDMC021
166*4882a593Smuzhiyun #include <faraday/ftsdmc021.h>
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_TP1	(FTSDMC021_TP1_TRAS(2)	|	\
169*4882a593Smuzhiyun 					 FTSDMC021_TP1_TRP(1)	|	\
170*4882a593Smuzhiyun 					 FTSDMC021_TP1_TRCD(1)	|	\
171*4882a593Smuzhiyun 					 FTSDMC021_TP1_TRF(3)	|	\
172*4882a593Smuzhiyun 					 FTSDMC021_TP1_TWR(1)	|	\
173*4882a593Smuzhiyun 					 FTSDMC021_TP1_TCL(2))
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_TP2	(FTSDMC021_TP2_INI_PREC(4) |	\
176*4882a593Smuzhiyun 					 FTSDMC021_TP2_INI_REFT(8) |	\
177*4882a593Smuzhiyun 					 FTSDMC021_TP2_REF_INTV(0x180))
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * CONFIG_SYS_FTSDMC021_CR1: this define is used in lowlevel_init.S,
181*4882a593Smuzhiyun  * hence we cannot use FTSDMC021_BANK_SIZE(64) since it will use ffs() wrote in
182*4882a593Smuzhiyun  * C language.
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_CR1	(FTSDMC021_CR1_DDW(2)	 |	\
185*4882a593Smuzhiyun 					 FTSDMC021_CR1_DSZ(3)	 |	\
186*4882a593Smuzhiyun 					 FTSDMC021_CR1_MBW(2)	 |	\
187*4882a593Smuzhiyun 					 FTSDMC021_CR1_BNKSIZE(6))
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_CR2	(FTSDMC021_CR2_IPREC	 |	\
190*4882a593Smuzhiyun 					 FTSDMC021_CR2_IREF	 |	\
191*4882a593Smuzhiyun 					 FTSDMC021_CR2_ISMR)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_BANK0_BASE	CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE
194*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_BANK0_BSR	(FTSDMC021_BANK_ENABLE	 |	\
195*4882a593Smuzhiyun 					 CONFIG_SYS_FTSDMC021_BANK0_BASE)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_BANK1_BASE	\
198*4882a593Smuzhiyun 	(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE + (PHYS_SDRAM_0_SIZE >> 20))
199*4882a593Smuzhiyun #define CONFIG_SYS_FTSDMC021_BANK1_BSR	(FTSDMC021_BANK_ENABLE	 |	\
200*4882a593Smuzhiyun 					 CONFIG_SYS_FTSDMC021_BANK1_BASE)
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * Physical Memory Map
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun #ifdef CONFIG_SKIP_LOWLEVEL_INIT
207*4882a593Smuzhiyun #define PHYS_SDRAM_0	0x00000000  /* SDRAM Bank #1 */
208*4882a593Smuzhiyun #else
209*4882a593Smuzhiyun #ifdef CONFIG_MEM_REMAP
210*4882a593Smuzhiyun #define PHYS_SDRAM_0	0x00000000	/* SDRAM Bank #1 */
211*4882a593Smuzhiyun #else
212*4882a593Smuzhiyun #define PHYS_SDRAM_0	0x80000000	/* SDRAM Bank #1 */
213*4882a593Smuzhiyun #endif
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define PHYS_SDRAM_1 \
217*4882a593Smuzhiyun 	(PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE)	/* SDRAM Bank #2 */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS	2		/* we have 2 bank of DRAM */
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #ifdef CONFIG_SKIP_LOWLEVEL_INIT
222*4882a593Smuzhiyun #define PHYS_SDRAM_0_SIZE	0x20000000	/* 512 MB */
223*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE	0x20000000	/* 512 MB */
224*4882a593Smuzhiyun #else
225*4882a593Smuzhiyun #ifdef CONFIG_MEM_REMAP
226*4882a593Smuzhiyun #define PHYS_SDRAM_0_SIZE	0x20000000	/* 512 MB */
227*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE	0x20000000	/* 512 MB */
228*4882a593Smuzhiyun #else
229*4882a593Smuzhiyun #define PHYS_SDRAM_0_SIZE	0x08000000	/* 128 MB */
230*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE	0x08000000	/* 128 MB */
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_0
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #ifdef CONFIG_MEM_REMAP
237*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0xA0000 - \
238*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
239*4882a593Smuzhiyun #else
240*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - \
241*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
242*4882a593Smuzhiyun #endif /* CONFIG_MEM_REMAP */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * Load address and memory test area should agree with
246*4882a593Smuzhiyun  * arch/nds32/config.mk. Be careful not to overwrite U-Boot itself.
247*4882a593Smuzhiyun  */
248*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x300000
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* memtest works on 63 MB in DRAM */
251*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM_0
252*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(PHYS_SDRAM_0 + 0x03F00000)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun  * Static memory controller configuration
256*4882a593Smuzhiyun  */
257*4882a593Smuzhiyun #define CONFIG_FTSMC020
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef CONFIG_FTSMC020
260*4882a593Smuzhiyun #include <faraday/ftsmc020.h>
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define CONFIG_SYS_FTSMC020_CONFIGS	{			\
263*4882a593Smuzhiyun 	{ FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, },	\
264*4882a593Smuzhiyun 	{ FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, },	\
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT	/* FLASH is on BANK 0 */
268*4882a593Smuzhiyun #define FTSMC020_BANK0_LOWLV_CONFIG	(FTSMC020_BANK_ENABLE	|	\
269*4882a593Smuzhiyun 					 FTSMC020_BANK_SIZE_32M	|	\
270*4882a593Smuzhiyun 					 FTSMC020_BANK_MBW_32)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define FTSMC020_BANK0_LOWLV_TIMING	(FTSMC020_TPR_RBE	|	\
273*4882a593Smuzhiyun 					 FTSMC020_TPR_AST(1)	|	\
274*4882a593Smuzhiyun 					 FTSMC020_TPR_CTW(1)	|	\
275*4882a593Smuzhiyun 					 FTSMC020_TPR_ATI(1)	|	\
276*4882a593Smuzhiyun 					 FTSMC020_TPR_AT2(1)	|	\
277*4882a593Smuzhiyun 					 FTSMC020_TPR_WTC(1)	|	\
278*4882a593Smuzhiyun 					 FTSMC020_TPR_AHT(1)	|	\
279*4882a593Smuzhiyun 					 FTSMC020_TPR_TRNA(1))
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun  * FLASH on ADP_AG101P is connected to BANK0
284*4882a593Smuzhiyun  * Just disalbe the other BANK to avoid detection error.
285*4882a593Smuzhiyun  */
286*4882a593Smuzhiyun #define FTSMC020_BANK0_CONFIG	(FTSMC020_BANK_ENABLE             |	\
287*4882a593Smuzhiyun 				 FTSMC020_BANK_BASE(PHYS_FLASH_1) |	\
288*4882a593Smuzhiyun 				 FTSMC020_BANK_SIZE_32M           |	\
289*4882a593Smuzhiyun 				 FTSMC020_BANK_MBW_32)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define FTSMC020_BANK0_TIMING	(FTSMC020_TPR_AST(3)   |	\
292*4882a593Smuzhiyun 				 FTSMC020_TPR_CTW(3)   |	\
293*4882a593Smuzhiyun 				 FTSMC020_TPR_ATI(0xf) |	\
294*4882a593Smuzhiyun 				 FTSMC020_TPR_AT2(3)   |	\
295*4882a593Smuzhiyun 				 FTSMC020_TPR_WTC(3)   |	\
296*4882a593Smuzhiyun 				 FTSMC020_TPR_AHT(3)   |	\
297*4882a593Smuzhiyun 				 FTSMC020_TPR_TRNA(0xf))
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define FTSMC020_BANK1_CONFIG	(0x00)
300*4882a593Smuzhiyun #define FTSMC020_BANK1_TIMING	(0x00)
301*4882a593Smuzhiyun #endif /* CONFIG_FTSMC020 */
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * FLASH and environment organization
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun /* use CFI framework */
307*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
308*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
311*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
312*4882a593Smuzhiyun #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* support JEDEC */
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
317*4882a593Smuzhiyun #ifdef CONFIG_SKIP_LOWLEVEL_INIT
318*4882a593Smuzhiyun #define PHYS_FLASH_1			0x80000000	/* BANK 0 */
319*4882a593Smuzhiyun #else
320*4882a593Smuzhiyun #ifdef CONFIG_MEM_REMAP
321*4882a593Smuzhiyun #define PHYS_FLASH_1			0x80000000	/* BANK 0 */
322*4882a593Smuzhiyun #else
323*4882a593Smuzhiyun #define PHYS_FLASH_1			0x00000000	/* BANK 0 */
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun #endif	/* CONFIG_MEM_REMAP */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		PHYS_FLASH_1
328*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{ PHYS_FLASH_1, }
329*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		PHYS_FLASH_1
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* TO for Flash Erase (ms) */
332*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* TO for Flash Write (ms) */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* max number of memory banks */
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * There are 4 banks supported for this Controller,
337*4882a593Smuzhiyun  * but we have only 1 bank connected to flash on board
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun #ifndef CONFIG_SYS_MAX_FLASH_BANKS_DETECT
340*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1
341*4882a593Smuzhiyun #endif
342*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* max number of sectors on one chip */
345*4882a593Smuzhiyun #define CONFIG_FLASH_SECTOR_SIZE	(0x10000*2)
346*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		CONFIG_FLASH_SECTOR_SIZE
347*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	512
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* environments */
350*4882a593Smuzhiyun #define CONFIG_ENV_ADDR			(CONFIG_SYS_MONITOR_BASE + 0x140000)
351*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			8192
352*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
356*4882a593Smuzhiyun  * have to be in the first 16 MB of memory, since this is
357*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /* Initial Memory map for Linux*/
361*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)
362*4882a593Smuzhiyun /* Increase max gunzip size */
363*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #endif	/* __CONFIG_H */
366