1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2011 Andes Technology Corporation 3*4882a593Smuzhiyun * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com> 4*4882a593Smuzhiyun * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __CONFIG_H 10*4882a593Smuzhiyun #define __CONFIG_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <asm/arch-ae3xx/ae3xx.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * CPU and Board Configuration Options 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun #define CONFIG_USE_INTERRUPT 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define CONFIG_SKIP_TRUNOFF_WATCHDOG 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_OFF 26*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_OFF 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_BOOTP_SEND_HOSTNAME 29*4882a593Smuzhiyun #define CONFIG_BOOTP_SERVERIP 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #ifdef CONFIG_SKIP_LOWLEVEL_INIT 32*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x00500000 33*4882a593Smuzhiyun #ifdef CONFIG_OF_CONTROL 34*4882a593Smuzhiyun #undef CONFIG_OF_SEPARATE 35*4882a593Smuzhiyun #define CONFIG_OF_EMBED 36*4882a593Smuzhiyun #endif 37*4882a593Smuzhiyun #else 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80000000 40*4882a593Smuzhiyun #endif 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* 43*4882a593Smuzhiyun * Timer 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 39062500 46*4882a593Smuzhiyun #define VERSION_CLOCK CONFIG_SYS_CLK_FREQ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* 49*4882a593Smuzhiyun * Use Externel CLOCK or PCLK 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #undef CONFIG_FTRTC010_EXTCLK 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #ifndef CONFIG_FTRTC010_EXTCLK 54*4882a593Smuzhiyun #define CONFIG_FTRTC010_PCLK 55*4882a593Smuzhiyun #endif 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #ifdef CONFIG_FTRTC010_EXTCLK 58*4882a593Smuzhiyun #define TIMER_CLOCK 32768 /* CONFIG_FTRTC010_EXTCLK */ 59*4882a593Smuzhiyun #else 60*4882a593Smuzhiyun #define TIMER_CLOCK CONFIG_SYS_HZ /* CONFIG_FTRTC010_PCLK */ 61*4882a593Smuzhiyun #endif 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define TIMER_LOAD_VAL 0xffffffff 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* 66*4882a593Smuzhiyun * Real Time Clock 67*4882a593Smuzhiyun */ 68*4882a593Smuzhiyun #define CONFIG_RTC_FTRTC010 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* 71*4882a593Smuzhiyun * Real Time Clock Divider 72*4882a593Smuzhiyun * RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ) 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define OSC_5MHZ (5*1000000) 75*4882a593Smuzhiyun #define OSC_CLK (4*OSC_5MHZ) 76*4882a593Smuzhiyun #define RTC_DIV_COUNT (0.5) /* Why?? */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * Serial console configuration 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */ 83*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 84*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 85*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 CONFIG_FTUART010_02_BASE 86*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL 87*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE -4 88*4882a593Smuzhiyun #endif 89*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK ((18432000 * 20) / 25) /* AG101P */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* 92*4882a593Smuzhiyun * SD (MMC) controller 93*4882a593Smuzhiyun */ 94*4882a593Smuzhiyun #define CONFIG_FTSDC010 95*4882a593Smuzhiyun #define CONFIG_FTSDC010_NUMBER 1 96*4882a593Smuzhiyun #define CONFIG_FTSDC010_SDIO 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* 99*4882a593Smuzhiyun * Miscellaneous configurable options 100*4882a593Smuzhiyun */ 101*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* 104*4882a593Smuzhiyun * Size of malloc() pool 105*4882a593Smuzhiyun */ 106*4882a593Smuzhiyun /* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */ 107*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (512 << 10) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* 110*4882a593Smuzhiyun * Physical Memory Map 111*4882a593Smuzhiyun */ 112*4882a593Smuzhiyun #define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define PHYS_SDRAM_1 \ 115*4882a593Smuzhiyun (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 2 /* we have 2 bank of DRAM */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */ 120*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */ 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0xA0000 - \ 125*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* 128*4882a593Smuzhiyun * Load address and memory test area should agree with 129*4882a593Smuzhiyun * arch/nds32/config.mk. Be careful not to overwrite U-Boot itself. 130*4882a593Smuzhiyun */ 131*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x300000 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* memtest works on 63 MB in DRAM */ 134*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_0 135*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_0 + 0x03F00000) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* 138*4882a593Smuzhiyun * Static memory controller configuration 139*4882a593Smuzhiyun */ 140*4882a593Smuzhiyun #define CONFIG_FTSMC020 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #ifdef CONFIG_FTSMC020 143*4882a593Smuzhiyun #include <faraday/ftsmc020.h> 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define CONFIG_SYS_FTSMC020_CONFIGS { \ 146*4882a593Smuzhiyun { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \ 147*4882a593Smuzhiyun { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \ 148*4882a593Smuzhiyun } 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT /* FLASH is on BANK 0 */ 151*4882a593Smuzhiyun #define FTSMC020_BANK0_LOWLV_CONFIG (FTSMC020_BANK_ENABLE | \ 152*4882a593Smuzhiyun FTSMC020_BANK_SIZE_32M | \ 153*4882a593Smuzhiyun FTSMC020_BANK_MBW_32) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define FTSMC020_BANK0_LOWLV_TIMING (FTSMC020_TPR_RBE | \ 156*4882a593Smuzhiyun FTSMC020_TPR_AST(1) | \ 157*4882a593Smuzhiyun FTSMC020_TPR_CTW(1) | \ 158*4882a593Smuzhiyun FTSMC020_TPR_ATI(1) | \ 159*4882a593Smuzhiyun FTSMC020_TPR_AT2(1) | \ 160*4882a593Smuzhiyun FTSMC020_TPR_WTC(1) | \ 161*4882a593Smuzhiyun FTSMC020_TPR_AHT(1) | \ 162*4882a593Smuzhiyun FTSMC020_TPR_TRNA(1)) 163*4882a593Smuzhiyun #endif 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* 166*4882a593Smuzhiyun * FLASH on ADP_AG101P is connected to BANK0 167*4882a593Smuzhiyun * Just disalbe the other BANK to avoid detection error. 168*4882a593Smuzhiyun */ 169*4882a593Smuzhiyun #define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_ENABLE | \ 170*4882a593Smuzhiyun FTSMC020_BANK_BASE(PHYS_FLASH_1) | \ 171*4882a593Smuzhiyun FTSMC020_BANK_SIZE_32M | \ 172*4882a593Smuzhiyun FTSMC020_BANK_MBW_32) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define FTSMC020_BANK0_TIMING (FTSMC020_TPR_AST(3) | \ 175*4882a593Smuzhiyun FTSMC020_TPR_CTW(3) | \ 176*4882a593Smuzhiyun FTSMC020_TPR_ATI(0xf) | \ 177*4882a593Smuzhiyun FTSMC020_TPR_AT2(3) | \ 178*4882a593Smuzhiyun FTSMC020_TPR_WTC(3) | \ 179*4882a593Smuzhiyun FTSMC020_TPR_AHT(3) | \ 180*4882a593Smuzhiyun FTSMC020_TPR_TRNA(0xf)) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define FTSMC020_BANK1_CONFIG (0x00) 183*4882a593Smuzhiyun #define FTSMC020_BANK1_TIMING (0x00) 184*4882a593Smuzhiyun #endif /* CONFIG_FTSMC020 */ 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* 187*4882a593Smuzhiyun * FLASH and environment organization 188*4882a593Smuzhiyun */ 189*4882a593Smuzhiyun /* use CFI framework */ 190*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 191*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 194*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 195*4882a593Smuzhiyun #define CONFIG_SYS_CFI_FLASH_STATUS_POLL 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun /* support JEDEC */ 198*4882a593Smuzhiyun #ifdef CONFIG_CFI_FLASH 199*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1 200*4882a593Smuzhiyun #endif 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */ 203*4882a593Smuzhiyun #define PHYS_FLASH_1 0x88000000 /* BANK 0 */ 204*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 205*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, } 206*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */ 209*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* max number of memory banks */ 212*4882a593Smuzhiyun /* 213*4882a593Smuzhiyun * There are 4 banks supported for this Controller, 214*4882a593Smuzhiyun * but we have only 1 bank connected to flash on board 215*4882a593Smuzhiyun */ 216*4882a593Smuzhiyun #ifndef CONFIG_SYS_MAX_FLASH_BANKS_DETECT 217*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 218*4882a593Smuzhiyun #endif 219*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000} 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* max number of sectors on one chip */ 222*4882a593Smuzhiyun #define CONFIG_FLASH_SECTOR_SIZE (0x10000*2) 223*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE CONFIG_FLASH_SECTOR_SIZE 224*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 512 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* environments */ 227*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x140000) 228*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 8192 229*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* 232*4882a593Smuzhiyun * For booting Linux, the board info and command line data 233*4882a593Smuzhiyun * have to be in the first 16 MB of memory, since this is 234*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 235*4882a593Smuzhiyun */ 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* Initial Memory map for Linux*/ 238*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) 239*4882a593Smuzhiyun /* Increase max gunzip size */ 240*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #endif /* __CONFIG_H */ 243