xref: /OK3568_Linux_fs/u-boot/include/configs/UCP1020.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013-2015 Arcturus Networks, Inc.
3*4882a593Smuzhiyun  *           http://www.arcturusnetworks.com/products/ucp1020/
4*4882a593Smuzhiyun  * based on include/configs/p1_p2_rdb_pc.h
5*4882a593Smuzhiyun  * original copyright follows:
6*4882a593Smuzhiyun  * Copyright 2009-2011 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * QorIQ uCP1020-xx boards configuration file
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #ifndef __CONFIG_H
15*4882a593Smuzhiyun #define __CONFIG_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
18*4882a593Smuzhiyun #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
19*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
20*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
21*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
22*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #if defined(CONFIG_TARTGET_UCP1020T1)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CONFIG_UCP1020_REV_1_3
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_TSEC_ENET
31*4882a593Smuzhiyun #define CONFIG_TSEC1
32*4882a593Smuzhiyun #define CONFIG_TSEC3
33*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
34*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
35*4882a593Smuzhiyun #define CONFIG_ETHADDR		00:19:D3:FF:FF:FF
36*4882a593Smuzhiyun #define CONFIG_ETH1ADDR		00:19:D3:FF:FF:FE
37*4882a593Smuzhiyun #define CONFIG_ETH2ADDR		00:19:D3:FF:FF:FD
38*4882a593Smuzhiyun #define CONFIG_IPADDR		10.80.41.229
39*4882a593Smuzhiyun #define CONFIG_SERVERIP		10.80.41.227
40*4882a593Smuzhiyun #define CONFIG_NETMASK		255.255.252.0
41*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC3"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifndef CONFIG_SPI_FLASH
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE	(256 << 10)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define CONFIG_LAST_STAGE_INIT
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #if defined(CONFIG_TARGET_UCP1020)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define CONFIG_UCP1020
56*4882a593Smuzhiyun #define CONFIG_UCP1020_REV_1_3
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define CONFIG_TSEC_ENET
61*4882a593Smuzhiyun #define CONFIG_TSEC1
62*4882a593Smuzhiyun #define CONFIG_TSEC2
63*4882a593Smuzhiyun #define CONFIG_TSEC3
64*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
65*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
66*4882a593Smuzhiyun #define CONFIG_HAS_ETH2
67*4882a593Smuzhiyun #define CONFIG_ETHADDR		00:06:3B:FF:FF:FF
68*4882a593Smuzhiyun #define CONFIG_ETH1ADDR		00:06:3B:FF:FF:FE
69*4882a593Smuzhiyun #define CONFIG_ETH2ADDR		00:06:3B:FF:FF:FD
70*4882a593Smuzhiyun #define CONFIG_IPADDR		192.168.1.81
71*4882a593Smuzhiyun #define CONFIG_IPADDR1		192.168.1.82
72*4882a593Smuzhiyun #define CONFIG_IPADDR2		192.168.1.83
73*4882a593Smuzhiyun #define CONFIG_SERVERIP		192.168.1.80
74*4882a593Smuzhiyun #define CONFIG_GATEWAYIP	102.168.1.1
75*4882a593Smuzhiyun #define CONFIG_NETMASK		255.255.255.0
76*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC1"
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #ifndef CONFIG_SPI_FLASH
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE	(256 << 10)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CONFIG_LAST_STAGE_INIT
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #ifdef CONFIG_SDCARD
89*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SDCARD
90*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
91*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
92*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x11000000
93*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0x1107fffc
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH
97*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SPIFLASH
98*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
99*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
100*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x11000000
101*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0x1107fffc
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
105*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0xeff80000
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE_NOR	0xeff80000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS
110*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #ifndef CONFIG_SYS_MONITOR_BASE
114*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define CONFIG_MP
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define CONFIG_SATA_SIL
122*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE	2
123*4882a593Smuzhiyun #define CONFIG_LIBATA
124*4882a593Smuzhiyun #define CONFIG_LBA48
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	66666666
127*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ	66666666
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define CONFIG_HWCONFIG
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define CONFIG_L2_CACHE
135*4882a593Smuzhiyun #define CONFIG_BTB
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
140*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x1fffffff
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR		0xffe00000
143*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
146*4882a593Smuzhiyun        SPL code*/
147*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
148*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* DDR Setup */
152*4882a593Smuzhiyun #define CONFIG_DDR_ECC_ENABLE
153*4882a593Smuzhiyun #ifndef CONFIG_DDR_ECC_ENABLE
154*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING
155*4882a593Smuzhiyun #define CONFIG_DDR_SPD
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 1
158*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_512M
161*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	1
162*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
163*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
164*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* Default settings for DDR3 */
169*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
170*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
171*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
172*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
173*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
174*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
177*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
178*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
179*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
182*4882a593Smuzhiyun #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
183*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
184*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RCW_1		0x00000000
185*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RCW_2		0x00000000
186*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC_ENABLE
187*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL		0xE70C0000	/* Type = DDR3 & ECC */
188*4882a593Smuzhiyun #else
189*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3 */
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
192*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_4		0x00220001
193*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_5		0x03402400
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3		0x00020000
196*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0		0x00330004
197*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
198*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
199*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
200*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1		0x40461520
201*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2		0x8000c000
202*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * Memory map
208*4882a593Smuzhiyun  *
209*4882a593Smuzhiyun  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
210*4882a593Smuzhiyun  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1G non-cacheable(PCIe * 2)
211*4882a593Smuzhiyun  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
212*4882a593Smuzhiyun  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 256K cacheable
213*4882a593Smuzhiyun  *   (early boot only)
214*4882a593Smuzhiyun  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
215*4882a593Smuzhiyun  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
216*4882a593Smuzhiyun  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
217*4882a593Smuzhiyun  */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun  * Local Bus Definitions
221*4882a593Smuzhiyun  */
222*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
223*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xec000000
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
228*4882a593Smuzhiyun 	| BR_PS_16 | BR_V)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define CONFIG_FLASH_OR_PRELIM		0xfc000ff7
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
233*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
234*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM
239*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
240*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
243*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
244*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
245*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK
250*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
251*4882a593Smuzhiyun /* Initial L1 address */
252*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
253*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
254*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
255*4882a593Smuzhiyun /* Size of used area in RAM */
256*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
259*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
260*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)/* Reserve 256 kB for Mon */
263*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define CONFIG_SYS_PMC_BASE	0xff980000
266*4882a593Smuzhiyun #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
267*4882a593Smuzhiyun #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
268*4882a593Smuzhiyun 					BR_PS_8 | BR_V)
269*4882a593Smuzhiyun #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
270*4882a593Smuzhiyun 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
271*4882a593Smuzhiyun 				 OR_GPCM_EAD)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
274*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
275*4882a593Smuzhiyun #ifdef CONFIG_NAND_FSL_ELBC
276*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
277*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8
281*4882a593Smuzhiyun  * open - index 2
282*4882a593Smuzhiyun  * shorted - index 1
283*4882a593Smuzhiyun  */
284*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
285*4882a593Smuzhiyun #undef CONFIG_SERIAL_SOFTWARE_FIFO
286*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
287*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
288*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
289*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
290*4882a593Smuzhiyun #define CONFIG_NS16550_MIN_FUNCTIONS
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
294*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
297*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* I2C */
300*4882a593Smuzhiyun #define CONFIG_SYS_I2C
301*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
302*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
303*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
304*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
305*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000
306*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
307*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
308*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
309*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define CONFIG_RTC_DS1337
312*4882a593Smuzhiyun #define CONFIG_RTC_DS1337_NOOSC
313*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR		0x68
314*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
315*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NCT72_ADDR	0x4C
316*4882a593Smuzhiyun #define CONFIG_SYS_I2C_IDT6V49205B	0x69
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * eSPI - Enhanced SPI
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun #define CONFIG_HARD_SPI
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED		10000000
324*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #if defined(CONFIG_PCI)
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun  * General PCI
329*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
330*4882a593Smuzhiyun  */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* controller 2, direct to uli, tgtid 2, Base address 9000 */
333*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT CON9"
334*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
335*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
336*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
337*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
338*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
339*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
340*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
341*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* controller 1, Slot 2, tgtid 1, Base address a000 */
344*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME		"PCIe SLOT CON10"
345*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
346*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
347*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
348*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
349*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
350*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
351*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
352*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
355*4882a593Smuzhiyun #endif /* CONFIG_PCI */
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun  * Environment
359*4882a593Smuzhiyun  */
360*4882a593Smuzhiyun #ifdef CONFIG_ENV_FIT_UCBOOT
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x20000)
363*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x20000
364*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #else
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS	0
369*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS	0
370*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ	10000000
371*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE	0
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_SPIFLASH
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x3000		/* 12KB */
376*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET	0x2000		/* 8KB */
377*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x1000
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
380*4882a593Smuzhiyun /* Address and size of Redundant Environment Sector	*/
381*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
382*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND		CONFIG_ENV_SIZE
383*4882a593Smuzhiyun #endif
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #elif defined(CONFIG_RAMBOOT_SDCARD)
386*4882a593Smuzhiyun #define CONFIG_FSL_FIXED_MMC_LOCATION
387*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
388*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV	0
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #elif defined(CONFIG_SYS_RAMBOOT)
391*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
392*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #else
395*4882a593Smuzhiyun #define CONFIG_ENV_BASE		(CONFIG_SYS_FLASH_BASE)
396*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
397*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
398*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_ENV_BASE + 0xC0000)
399*4882a593Smuzhiyun #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
400*4882a593Smuzhiyun /* Address and size of Redundant Environment Sector	*/
401*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
402*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #endif
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #endif	/* CONFIG_ENV_FIT_UCBOOT */
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
410*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun  * USB
414*4882a593Smuzhiyun  */
415*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun #if defined(CONFIG_HAS_FSL_DR_USB)
418*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
421*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
422*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
423*4882a593Smuzhiyun #endif
424*4882a593Smuzhiyun #endif
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #undef CONFIG_WATCHDOG			/* watchdog disabled */
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #ifdef CONFIG_MMC
429*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
430*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
431*4882a593Smuzhiyun #define CONFIG_MMC_SPI
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* Misc Extra Settings */
435*4882a593Smuzhiyun #undef CONFIG_WATCHDOG	/* watchdog disabled */
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun  * Miscellaneous configurable options
439*4882a593Smuzhiyun  */
440*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory */
441*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
442*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
443*4882a593Smuzhiyun #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms tick */
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /*
446*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
447*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
448*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
449*4882a593Smuzhiyun  */
450*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
451*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB)
454*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
455*4882a593Smuzhiyun #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
456*4882a593Smuzhiyun #endif
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun  * Environment Configuration
460*4882a593Smuzhiyun  */
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #if defined(CONFIG_UCP1020_REV_1_2) || defined(CONFIG_UCP1020_REV_1_3)
465*4882a593Smuzhiyun #else
466*4882a593Smuzhiyun #error "UCP1020 module revision is not defined !!!"
467*4882a593Smuzhiyun #endif
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define CONFIG_BOOTP_SERVERIP
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define CONFIG_MII		/* MII PHY management */
472*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC1"
473*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC2"
474*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME	"eTSEC3"
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define TSEC1_PHY_ADDR	4
477*4882a593Smuzhiyun #define TSEC2_PHY_ADDR	0
478*4882a593Smuzhiyun #define TSEC2_PHY_ADDR_SGMII	0x00
479*4882a593Smuzhiyun #define TSEC3_PHY_ADDR	6
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
482*4882a593Smuzhiyun #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
483*4882a593Smuzhiyun #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define TSEC1_PHYIDX	0
486*4882a593Smuzhiyun #define TSEC2_PHYIDX	0
487*4882a593Smuzhiyun #define TSEC3_PHYIDX	0
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #define CONFIG_HOSTNAME		UCP1020
492*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
493*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
494*4882a593Smuzhiyun #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /* default location for tftp and bootm */
497*4882a593Smuzhiyun #define CONFIG_LOADADDR		1000000
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #if defined(CONFIG_DONGLE)
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
502*4882a593Smuzhiyun "bootcmd=run prog_spi_mbrbootcramfs\0"					\
503*4882a593Smuzhiyun "bootfile=uImage\0"							\
504*4882a593Smuzhiyun "consoledev=ttyS0\0"							\
505*4882a593Smuzhiyun "cramfsfile=image.cramfs\0"						\
506*4882a593Smuzhiyun "dtbaddr=0x00c00000\0"							\
507*4882a593Smuzhiyun "dtbfile=image.dtb\0"							\
508*4882a593Smuzhiyun "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"				\
509*4882a593Smuzhiyun "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"				\
510*4882a593Smuzhiyun "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"				\
511*4882a593Smuzhiyun "fileaddr=0x01000000\0"							\
512*4882a593Smuzhiyun "filesize=0x00080000\0"							\
513*4882a593Smuzhiyun "flashmbr=sf probe 0; "							\
514*4882a593Smuzhiyun 	"tftp $loadaddr $mbr; "						\
515*4882a593Smuzhiyun 	"sf erase $mbr_offset +$filesize; "				\
516*4882a593Smuzhiyun 	"sf write $loadaddr $mbr_offset $filesize\0"			\
517*4882a593Smuzhiyun "flashrecovery=tftp $recoveryaddr $cramfsfile; "			\
518*4882a593Smuzhiyun 	"protect off $nor_recoveryaddr +$filesize; "			\
519*4882a593Smuzhiyun 	"erase $nor_recoveryaddr +$filesize; "				\
520*4882a593Smuzhiyun 	"cp.b $recoveryaddr $nor_recoveryaddr $filesize; "		\
521*4882a593Smuzhiyun 	"protect on $nor_recoveryaddr +$filesize\0 "			\
522*4882a593Smuzhiyun "flashuboot=tftp $ubootaddr $ubootfile; "				\
523*4882a593Smuzhiyun 	"protect off $nor_ubootaddr +$filesize; "			\
524*4882a593Smuzhiyun 	"erase $nor_ubootaddr +$filesize; "				\
525*4882a593Smuzhiyun 	"cp.b $ubootaddr $nor_ubootaddr $filesize; "			\
526*4882a593Smuzhiyun 	"protect on $nor_ubootaddr +$filesize\0 "			\
527*4882a593Smuzhiyun "flashworking=tftp $workingaddr $cramfsfile; "				\
528*4882a593Smuzhiyun 	"protect off $nor_workingaddr +$filesize; "			\
529*4882a593Smuzhiyun 	"erase $nor_workingaddr +$filesize; "				\
530*4882a593Smuzhiyun 	"cp.b $workingaddr $nor_workingaddr $filesize; "		\
531*4882a593Smuzhiyun 	"protect on $nor_workingaddr +$filesize\0 "			\
532*4882a593Smuzhiyun "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "				\
533*4882a593Smuzhiyun "kerneladdr=0x01100000\0"						\
534*4882a593Smuzhiyun "kernelfile=uImage\0"							\
535*4882a593Smuzhiyun "loadaddr=0x01000000\0"							\
536*4882a593Smuzhiyun "mbr=uCP1020d.mbr\0"							\
537*4882a593Smuzhiyun "mbr_offset=0x00000000\0"						\
538*4882a593Smuzhiyun "mmbr=uCP1020Quiet.mbr\0"						\
539*4882a593Smuzhiyun "mmcpart=0:2\0"								\
540*4882a593Smuzhiyun "mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "			\
541*4882a593Smuzhiyun 	"mmc erase 1 1; "						\
542*4882a593Smuzhiyun 	"mmc write $loadaddr 1 1\0"					\
543*4882a593Smuzhiyun "mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; "		\
544*4882a593Smuzhiyun 	"mmc erase 0x40 0x400; "					\
545*4882a593Smuzhiyun 	"mmc write $loadaddr 0x40 0x400\0"				\
546*4882a593Smuzhiyun "netdev=eth0\0"								\
547*4882a593Smuzhiyun "nor_recoveryaddr=0xEC0A0000\0"						\
548*4882a593Smuzhiyun "nor_ubootaddr=0xEFF80000\0"						\
549*4882a593Smuzhiyun "nor_workingaddr=0xECFA0000\0"						\
550*4882a593Smuzhiyun "norbootrecovery=setenv bootargs $recoverybootargs"			\
551*4882a593Smuzhiyun 	" console=$consoledev,$baudrate $othbootargs; "			\
552*4882a593Smuzhiyun 	"run norloadrecovery; "						\
553*4882a593Smuzhiyun 	"bootm $kerneladdr - $dtbaddr\0"				\
554*4882a593Smuzhiyun "norbootworking=setenv bootargs $workingbootargs"			\
555*4882a593Smuzhiyun 	" console=$consoledev,$baudrate $othbootargs; "			\
556*4882a593Smuzhiyun 	"run norloadworking; "						\
557*4882a593Smuzhiyun 	"bootm $kerneladdr - $dtbaddr\0"				\
558*4882a593Smuzhiyun "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "			\
559*4882a593Smuzhiyun 	"setenv cramfsaddr $nor_recoveryaddr; "				\
560*4882a593Smuzhiyun 	"cramfsload $dtbaddr $dtbfile; "				\
561*4882a593Smuzhiyun 	"cramfsload $kerneladdr $kernelfile\0"				\
562*4882a593Smuzhiyun "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "			\
563*4882a593Smuzhiyun 	"setenv cramfsaddr $nor_workingaddr; "				\
564*4882a593Smuzhiyun 	"cramfsload $dtbaddr $dtbfile; "				\
565*4882a593Smuzhiyun 	"cramfsload $kerneladdr $kernelfile\0"				\
566*4882a593Smuzhiyun "prog_spi_mbr=run spi__mbr\0"						\
567*4882a593Smuzhiyun "prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0"	\
568*4882a593Smuzhiyun "prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; "	\
569*4882a593Smuzhiyun 	"run spi__cramfs\0"						\
570*4882a593Smuzhiyun "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"	\
571*4882a593Smuzhiyun 	" console=$consoledev,$baudrate $othbootargs; "			\
572*4882a593Smuzhiyun 	"tftp $rootfsaddr $rootfsfile; "				\
573*4882a593Smuzhiyun 	"tftp $loadaddr $kernelfile; "					\
574*4882a593Smuzhiyun 	"tftp $dtbaddr $dtbfile; "					\
575*4882a593Smuzhiyun 	"bootm $loadaddr $rootfsaddr $dtbaddr\0"			\
576*4882a593Smuzhiyun "ramdisk_size=120000\0"							\
577*4882a593Smuzhiyun "ramdiskfile=rootfs.ext2.gz.uboot\0"					\
578*4882a593Smuzhiyun "recoveryaddr=0x02F00000\0"						\
579*4882a593Smuzhiyun "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"		\
580*4882a593Smuzhiyun "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "	\
581*4882a593Smuzhiyun 	"mw.l 0xffe0f008 0x00400000\0"					\
582*4882a593Smuzhiyun "rootfsaddr=0x02F00000\0"						\
583*4882a593Smuzhiyun "rootfsfile=rootfs.ext2.gz.uboot\0"					\
584*4882a593Smuzhiyun "rootpath=/opt/nfsroot\0"						\
585*4882a593Smuzhiyun "spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; "		\
586*4882a593Smuzhiyun 	"protect off 0xeC000000 +$filesize; "				\
587*4882a593Smuzhiyun 	"erase 0xEC000000 +$filesize; "					\
588*4882a593Smuzhiyun 	"cp.b $loadaddr 0xEC000000 $filesize; "				\
589*4882a593Smuzhiyun 	"cmp.b $loadaddr 0xEC000000 $filesize; "			\
590*4882a593Smuzhiyun 	"protect on 0xeC000000 +$filesize\0"				\
591*4882a593Smuzhiyun "spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; "		\
592*4882a593Smuzhiyun 	"protect off 0xeFF80000 +$filesize; "				\
593*4882a593Smuzhiyun 	"erase 0xEFF80000 +$filesize; "					\
594*4882a593Smuzhiyun 	"cp.b $loadaddr 0xEFF80000 $filesize; "				\
595*4882a593Smuzhiyun 	"cmp.b $loadaddr 0xEFF80000 $filesize; "			\
596*4882a593Smuzhiyun 	"protect on 0xeFF80000 +$filesize\0"				\
597*4882a593Smuzhiyun "spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; "			\
598*4882a593Smuzhiyun 	"sf probe 0; sf erase 0x8000 +$filesize; "			\
599*4882a593Smuzhiyun 	"sf write $loadaddr 0x8000 $filesize\0"				\
600*4882a593Smuzhiyun "spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; "		\
601*4882a593Smuzhiyun 	"protect off 0xec0a0000 +$filesize; "				\
602*4882a593Smuzhiyun 	"erase 0xeC0A0000 +$filesize; "					\
603*4882a593Smuzhiyun 	"cp.b $loadaddr 0xeC0A0000 $filesize; "				\
604*4882a593Smuzhiyun 	"protect on 0xec0a0000 +$filesize\0"				\
605*4882a593Smuzhiyun "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "			\
606*4882a593Smuzhiyun 	"sf probe 1; sf erase 0 +$filesize; "				\
607*4882a593Smuzhiyun 	"sf write $loadaddr 0 $filesize\0"				\
608*4882a593Smuzhiyun "spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "			\
609*4882a593Smuzhiyun 	"sf probe 0; sf erase 0 +$filesize; "				\
610*4882a593Smuzhiyun 	"sf write $loadaddr 0 $filesize\0"				\
611*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; "					\
612*4882a593Smuzhiyun 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
613*4882a593Smuzhiyun 	"erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "	\
614*4882a593Smuzhiyun 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
615*4882a593Smuzhiyun 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
616*4882a593Smuzhiyun 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
617*4882a593Smuzhiyun "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"				\
618*4882a593Smuzhiyun "ubootaddr=0x01000000\0"						\
619*4882a593Smuzhiyun "ubootfile=u-boot.bin\0"						\
620*4882a593Smuzhiyun "ubootd=u-boot4dongle.bin\0"						\
621*4882a593Smuzhiyun "upgrade=run flashworking\0"						\
622*4882a593Smuzhiyun "usb_phy_type=ulpi\0 "							\
623*4882a593Smuzhiyun "workingaddr=0x02F00000\0"						\
624*4882a593Smuzhiyun "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun #else
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #if defined(CONFIG_UCP1020T1)
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
631*4882a593Smuzhiyun "bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0"	\
632*4882a593Smuzhiyun "bootfile=uImage\0"							\
633*4882a593Smuzhiyun "consoledev=ttyS0\0"							\
634*4882a593Smuzhiyun "cramfsfile=image.cramfs\0"						\
635*4882a593Smuzhiyun "dtbaddr=0x00c00000\0"							\
636*4882a593Smuzhiyun "dtbfile=image.dtb\0"							\
637*4882a593Smuzhiyun "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"				\
638*4882a593Smuzhiyun "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"				\
639*4882a593Smuzhiyun "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"				\
640*4882a593Smuzhiyun "fileaddr=0x01000000\0"							\
641*4882a593Smuzhiyun "filesize=0x00080000\0"							\
642*4882a593Smuzhiyun "flashmbr=sf probe 0; "							\
643*4882a593Smuzhiyun 	"tftp $loadaddr $mbr; "						\
644*4882a593Smuzhiyun 	"sf erase $mbr_offset +$filesize; "				\
645*4882a593Smuzhiyun 	"sf write $loadaddr $mbr_offset $filesize\0"			\
646*4882a593Smuzhiyun "flashrecovery=tftp $recoveryaddr $cramfsfile; "			\
647*4882a593Smuzhiyun 	"protect off $nor_recoveryaddr +$filesize; "			\
648*4882a593Smuzhiyun 	"erase $nor_recoveryaddr +$filesize; "				\
649*4882a593Smuzhiyun 	"cp.b $recoveryaddr $nor_recoveryaddr $filesize; "		\
650*4882a593Smuzhiyun 	"protect on $nor_recoveryaddr +$filesize\0 "			\
651*4882a593Smuzhiyun "flashuboot=tftp $ubootaddr $ubootfile; "				\
652*4882a593Smuzhiyun 	"protect off $nor_ubootaddr +$filesize; "			\
653*4882a593Smuzhiyun 	"erase $nor_ubootaddr +$filesize; "				\
654*4882a593Smuzhiyun 	"cp.b $ubootaddr $nor_ubootaddr $filesize; "			\
655*4882a593Smuzhiyun 	"protect on $nor_ubootaddr +$filesize\0 "			\
656*4882a593Smuzhiyun "flashworking=tftp $workingaddr $cramfsfile; "				\
657*4882a593Smuzhiyun 	"protect off $nor_workingaddr +$filesize; "			\
658*4882a593Smuzhiyun 	"erase $nor_workingaddr +$filesize; "				\
659*4882a593Smuzhiyun 	"cp.b $workingaddr $nor_workingaddr $filesize; "		\
660*4882a593Smuzhiyun 	"protect on $nor_workingaddr +$filesize\0 "			\
661*4882a593Smuzhiyun "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "				\
662*4882a593Smuzhiyun "kerneladdr=0x01100000\0"						\
663*4882a593Smuzhiyun "kernelfile=uImage\0"							\
664*4882a593Smuzhiyun "loadaddr=0x01000000\0"							\
665*4882a593Smuzhiyun "mbr=uCP1020.mbr\0"							\
666*4882a593Smuzhiyun "mbr_offset=0x00000000\0"						\
667*4882a593Smuzhiyun "netdev=eth0\0"								\
668*4882a593Smuzhiyun "nor_recoveryaddr=0xEC0A0000\0"						\
669*4882a593Smuzhiyun "nor_ubootaddr=0xEFF80000\0"						\
670*4882a593Smuzhiyun "nor_workingaddr=0xECFA0000\0"						\
671*4882a593Smuzhiyun "norbootrecovery=setenv bootargs $recoverybootargs"			\
672*4882a593Smuzhiyun 	" console=$consoledev,$baudrate $othbootargs; "			\
673*4882a593Smuzhiyun 	"run norloadrecovery; "						\
674*4882a593Smuzhiyun 	"bootm $kerneladdr - $dtbaddr\0"				\
675*4882a593Smuzhiyun "norbootworking=setenv bootargs $workingbootargs"			\
676*4882a593Smuzhiyun 	" console=$consoledev,$baudrate $othbootargs; "			\
677*4882a593Smuzhiyun 	"run norloadworking; "						\
678*4882a593Smuzhiyun 	"bootm $kerneladdr - $dtbaddr\0"				\
679*4882a593Smuzhiyun "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "			\
680*4882a593Smuzhiyun 	"setenv cramfsaddr $nor_recoveryaddr; "				\
681*4882a593Smuzhiyun 	"cramfsload $dtbaddr $dtbfile; "				\
682*4882a593Smuzhiyun 	"cramfsload $kerneladdr $kernelfile\0"				\
683*4882a593Smuzhiyun "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "			\
684*4882a593Smuzhiyun 	"setenv cramfsaddr $nor_workingaddr; "				\
685*4882a593Smuzhiyun 	"cramfsload $dtbaddr $dtbfile; "				\
686*4882a593Smuzhiyun 	"cramfsload $kerneladdr $kernelfile\0"				\
687*4882a593Smuzhiyun "othbootargs=quiet\0"							\
688*4882a593Smuzhiyun "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"	\
689*4882a593Smuzhiyun 	" console=$consoledev,$baudrate $othbootargs; "			\
690*4882a593Smuzhiyun 	"tftp $rootfsaddr $rootfsfile; "				\
691*4882a593Smuzhiyun 	"tftp $loadaddr $kernelfile; "					\
692*4882a593Smuzhiyun 	"tftp $dtbaddr $dtbfile; "					\
693*4882a593Smuzhiyun 	"bootm $loadaddr $rootfsaddr $dtbaddr\0"			\
694*4882a593Smuzhiyun "ramdisk_size=120000\0"							\
695*4882a593Smuzhiyun "ramdiskfile=rootfs.ext2.gz.uboot\0"					\
696*4882a593Smuzhiyun "recoveryaddr=0x02F00000\0"						\
697*4882a593Smuzhiyun "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"		\
698*4882a593Smuzhiyun "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "	\
699*4882a593Smuzhiyun 	"mw.l 0xffe0f008 0x00400000\0"					\
700*4882a593Smuzhiyun "rootfsaddr=0x02F00000\0"						\
701*4882a593Smuzhiyun "rootfsfile=rootfs.ext2.gz.uboot\0"					\
702*4882a593Smuzhiyun "rootpath=/opt/nfsroot\0"						\
703*4882a593Smuzhiyun "silent=1\0"								\
704*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; "					\
705*4882a593Smuzhiyun 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
706*4882a593Smuzhiyun 	"erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "	\
707*4882a593Smuzhiyun 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
708*4882a593Smuzhiyun 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
709*4882a593Smuzhiyun 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
710*4882a593Smuzhiyun "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"				\
711*4882a593Smuzhiyun "ubootaddr=0x01000000\0"						\
712*4882a593Smuzhiyun "ubootfile=u-boot.bin\0"						\
713*4882a593Smuzhiyun "upgrade=run flashworking\0"						\
714*4882a593Smuzhiyun "workingaddr=0x02F00000\0"						\
715*4882a593Smuzhiyun "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun #else /* For Arcturus Modules */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
720*4882a593Smuzhiyun "bootcmd=run norkernel\0"						\
721*4882a593Smuzhiyun "bootfile=uImage\0"							\
722*4882a593Smuzhiyun "consoledev=ttyS0\0"							\
723*4882a593Smuzhiyun "dtbaddr=0x00c00000\0"							\
724*4882a593Smuzhiyun "dtbfile=image.dtb\0"							\
725*4882a593Smuzhiyun "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"				\
726*4882a593Smuzhiyun "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"				\
727*4882a593Smuzhiyun "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"				\
728*4882a593Smuzhiyun "fileaddr=0x01000000\0"							\
729*4882a593Smuzhiyun "filesize=0x00080000\0"							\
730*4882a593Smuzhiyun "flashmbr=sf probe 0; "							\
731*4882a593Smuzhiyun 	"tftp $loadaddr $mbr; "						\
732*4882a593Smuzhiyun 	"sf erase $mbr_offset +$filesize; "				\
733*4882a593Smuzhiyun 	"sf write $loadaddr $mbr_offset $filesize\0"			\
734*4882a593Smuzhiyun "flashuboot=tftp $loadaddr $ubootfile; "				\
735*4882a593Smuzhiyun 	"protect off $nor_ubootaddr0 +$filesize; "			\
736*4882a593Smuzhiyun 	"erase $nor_ubootaddr0 +$filesize; "				\
737*4882a593Smuzhiyun 	"cp.b $loadaddr $nor_ubootaddr0 $filesize; "			\
738*4882a593Smuzhiyun 	"protect on $nor_ubootaddr0 +$filesize; "			\
739*4882a593Smuzhiyun 	"protect off $nor_ubootaddr1 +$filesize; "			\
740*4882a593Smuzhiyun 	"erase $nor_ubootaddr1 +$filesize; "				\
741*4882a593Smuzhiyun 	"cp.b $loadaddr $nor_ubootaddr1 $filesize; "			\
742*4882a593Smuzhiyun 	"protect on $nor_ubootaddr1 +$filesize\0 "			\
743*4882a593Smuzhiyun "format0=protect off $part0base +$part0size; "				\
744*4882a593Smuzhiyun 	"erase $part0base +$part0size\0"				\
745*4882a593Smuzhiyun "format1=protect off $part1base +$part1size; "				\
746*4882a593Smuzhiyun 	"erase $part1base +$part1size\0"				\
747*4882a593Smuzhiyun "format2=protect off $part2base +$part2size; "				\
748*4882a593Smuzhiyun 	"erase $part2base +$part2size\0"				\
749*4882a593Smuzhiyun "format3=protect off $part3base +$part3size; "				\
750*4882a593Smuzhiyun 	"erase $part3base +$part3size\0"				\
751*4882a593Smuzhiyun "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "				\
752*4882a593Smuzhiyun "kerneladdr=0x01100000\0"						\
753*4882a593Smuzhiyun "kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"			\
754*4882a593Smuzhiyun "kernelfile=uImage\0"							\
755*4882a593Smuzhiyun "loadaddr=0x01000000\0"							\
756*4882a593Smuzhiyun "mbr=uCP1020.mbr\0"							\
757*4882a593Smuzhiyun "mbr_offset=0x00000000\0"						\
758*4882a593Smuzhiyun "netdev=eth0\0"								\
759*4882a593Smuzhiyun "nor_ubootaddr0=0xEC000000\0"						\
760*4882a593Smuzhiyun "nor_ubootaddr1=0xEFF80000\0"						\
761*4882a593Smuzhiyun "norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; "	\
762*4882a593Smuzhiyun 	"run norkernelload; "						\
763*4882a593Smuzhiyun 	"bootm $kerneladdr - $dtbaddr\0"				\
764*4882a593Smuzhiyun "norkernelload=mw.l $kerneladdr 0x0 0x00a00000; "			\
765*4882a593Smuzhiyun 	"setenv cramfsaddr $part0base; "				\
766*4882a593Smuzhiyun 	"cramfsload $dtbaddr $dtbfile; "				\
767*4882a593Smuzhiyun 	"cramfsload $kerneladdr $kernelfile\0"				\
768*4882a593Smuzhiyun "part0base=0xEC100000\0"						\
769*4882a593Smuzhiyun "part0size=0x00700000\0"						\
770*4882a593Smuzhiyun "part1base=0xEC800000\0"						\
771*4882a593Smuzhiyun "part1size=0x02000000\0"						\
772*4882a593Smuzhiyun "part2base=0xEE800000\0"						\
773*4882a593Smuzhiyun "part2size=0x00800000\0"						\
774*4882a593Smuzhiyun "part3base=0xEF000000\0"						\
775*4882a593Smuzhiyun "part3size=0x00F80000\0"						\
776*4882a593Smuzhiyun "partENVbase=0xEC080000\0"						\
777*4882a593Smuzhiyun "partENVsize=0x00080000\0"						\
778*4882a593Smuzhiyun "program0=tftp part0-000000.bin; "					\
779*4882a593Smuzhiyun 	"protect off $part0base +$filesize; "				\
780*4882a593Smuzhiyun 	"erase $part0base +$filesize; "					\
781*4882a593Smuzhiyun 	"cp.b $loadaddr $part0base $filesize; "				\
782*4882a593Smuzhiyun 	"echo Verifying...; "						\
783*4882a593Smuzhiyun 	"cmp.b $loadaddr $part0base $filesize\0"			\
784*4882a593Smuzhiyun "program1=tftp part1-000000.bin; "					\
785*4882a593Smuzhiyun 	"protect off $part1base +$filesize; "				\
786*4882a593Smuzhiyun 	"erase $part1base +$filesize; "					\
787*4882a593Smuzhiyun 	"cp.b $loadaddr $part1base $filesize; "				\
788*4882a593Smuzhiyun 	"echo Verifying...; "						\
789*4882a593Smuzhiyun 	"cmp.b $loadaddr $part1base $filesize\0"			\
790*4882a593Smuzhiyun "program2=tftp part2-000000.bin; "					\
791*4882a593Smuzhiyun 	"protect off $part2base +$filesize; "				\
792*4882a593Smuzhiyun 	"erase $part2base +$filesize; "					\
793*4882a593Smuzhiyun 	"cp.b $loadaddr $part2base $filesize; "				\
794*4882a593Smuzhiyun 	"echo Verifying...; "						\
795*4882a593Smuzhiyun 	"cmp.b $loadaddr $part2base $filesize\0"			\
796*4882a593Smuzhiyun "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"	\
797*4882a593Smuzhiyun 	"  console=$consoledev,$baudrate $othbootargs; "		\
798*4882a593Smuzhiyun 	"tftp $rootfsaddr $rootfsfile; "				\
799*4882a593Smuzhiyun 	"tftp $loadaddr $kernelfile; "					\
800*4882a593Smuzhiyun 	"tftp $dtbaddr $dtbfile; "					\
801*4882a593Smuzhiyun 	"bootm $loadaddr $rootfsaddr $dtbaddr\0"			\
802*4882a593Smuzhiyun "ramdisk_size=120000\0"							\
803*4882a593Smuzhiyun "ramdiskfile=rootfs.ext2.gz.uboot\0"					\
804*4882a593Smuzhiyun "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "	\
805*4882a593Smuzhiyun 	"mw.l 0xffe0f008 0x00400000\0"					\
806*4882a593Smuzhiyun "rootfsaddr=0x02F00000\0"						\
807*4882a593Smuzhiyun "rootfsfile=rootfs.ext2.gz.uboot\0"					\
808*4882a593Smuzhiyun "rootpath=/opt/nfsroot\0"						\
809*4882a593Smuzhiyun "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "			\
810*4882a593Smuzhiyun 	"sf probe 0; sf erase 0 +$filesize; "				\
811*4882a593Smuzhiyun 	"sf write $loadaddr 0 $filesize\0"				\
812*4882a593Smuzhiyun "spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; "			\
813*4882a593Smuzhiyun 	"protect off 0xeC000000 +$filesize; "				\
814*4882a593Smuzhiyun 	"erase 0xEC000000 +$filesize; "					\
815*4882a593Smuzhiyun 	"cp.b $loadaddr 0xEC000000 $filesize; "				\
816*4882a593Smuzhiyun 	"cmp.b $loadaddr 0xEC000000 $filesize; "			\
817*4882a593Smuzhiyun 	"protect on 0xeC000000 +$filesize\0"				\
818*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; "					\
819*4882a593Smuzhiyun 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
820*4882a593Smuzhiyun 	"erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "	\
821*4882a593Smuzhiyun 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
822*4882a593Smuzhiyun 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
823*4882a593Smuzhiyun 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
824*4882a593Smuzhiyun "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"				\
825*4882a593Smuzhiyun "ubootfile=u-boot.bin\0"						\
826*4882a593Smuzhiyun "upgrade=run flashuboot\0"						\
827*4882a593Smuzhiyun "usb_phy_type=ulpi\0 "							\
828*4882a593Smuzhiyun "boot_nfs= "								\
829*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "				\
830*4882a593Smuzhiyun 	"nfsroot=$serverip:$rootpath "					\
831*4882a593Smuzhiyun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
832*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"			\
833*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"					\
834*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"					\
835*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr\0"					\
836*4882a593Smuzhiyun "boot_hd = "								\
837*4882a593Smuzhiyun 	"setenv bootargs root=/dev/$bdev rw rootdelay=30 "		\
838*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"			\
839*4882a593Smuzhiyun 	"usb start;"							\
840*4882a593Smuzhiyun 	"ext2load usb 0:1 $loadaddr /boot/$bootfile;"			\
841*4882a593Smuzhiyun 	"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"			\
842*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr\0"					\
843*4882a593Smuzhiyun "boot_usb_fat = "							\
844*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "				\
845*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs "			\
846*4882a593Smuzhiyun 	"ramdisk_size=$ramdisk_size;"					\
847*4882a593Smuzhiyun 	"usb start;"							\
848*4882a593Smuzhiyun 	"fatload usb 0:2 $loadaddr $bootfile;"				\
849*4882a593Smuzhiyun 	"fatload usb 0:2 $fdtaddr $fdtfile;"				\
850*4882a593Smuzhiyun 	"fatload usb 0:2 $ramdiskaddr $ramdiskfile;"			\
851*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0 "			\
852*4882a593Smuzhiyun "boot_usb_ext2 = "							\
853*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "				\
854*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs "			\
855*4882a593Smuzhiyun 	"ramdisk_size=$ramdisk_size;"					\
856*4882a593Smuzhiyun 	"usb start;"							\
857*4882a593Smuzhiyun 	"ext2load usb 0:4 $loadaddr $bootfile;"				\
858*4882a593Smuzhiyun 	"ext2load usb 0:4 $fdtaddr $fdtfile;"				\
859*4882a593Smuzhiyun 	"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"			\
860*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0 "			\
861*4882a593Smuzhiyun "boot_nor = "								\
862*4882a593Smuzhiyun 	"setenv bootargs root=/dev/$jffs2nor rw "			\
863*4882a593Smuzhiyun 	"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
864*4882a593Smuzhiyun 	"bootm $norbootaddr - $norfdtaddr\0 "				\
865*4882a593Smuzhiyun "boot_ram = "								\
866*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "				\
867*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs "			\
868*4882a593Smuzhiyun 	"ramdisk_size=$ramdisk_size;"					\
869*4882a593Smuzhiyun 	"tftp $ramdiskaddr $ramdiskfile;"				\
870*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"					\
871*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"					\
872*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun #endif
875*4882a593Smuzhiyun #endif
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun #endif /* __CONFIG_H */
878