1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * T2080 RDB/PCIe board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __T2080RDB_H 12*4882a593Smuzhiyun #define __T2080RDB_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 15*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* High Level Configuration Options */ 18*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 19*4882a593Smuzhiyun #define CONFIG_MP /* support multiple processors */ 20*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 23*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 1 24*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 25*4882a593Smuzhiyun #endif 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 28*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 29*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 32*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 35*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 36*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x00201000 37*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 38*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x40000 39*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x28000 40*4882a593Smuzhiyun #define RESET_VECTOR_OFFSET 0x27FFC 41*4882a593Smuzhiyun #define BOOT_PAGE_OFFSET 0x27000 42*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 43*4882a593Smuzhiyun #define CONFIG_SPL_SKIP_RELOCATE 44*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR 45*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 46*4882a593Smuzhiyun #endif 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #ifdef CONFIG_NAND 49*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 50*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 51*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 52*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 53*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 54*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_nand_rcw.cfg 55*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT 56*4882a593Smuzhiyun #endif 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH 59*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 60*4882a593Smuzhiyun #define CONFIG_SPL_SPI_FLASH_MINIMAL 61*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 62*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 63*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 64*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 65*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 66*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 67*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_spi_rcw.cfg 70*4882a593Smuzhiyun #define CONFIG_SPL_SPI_BOOT 71*4882a593Smuzhiyun #endif 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 74*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 75*4882a593Smuzhiyun #define CONFIG_SPL_MMC_MINIMAL 76*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 77*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 78*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 79*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 80*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 81*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 82*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 83*4882a593Smuzhiyun #endif 84*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_sd_rcw.cfg 85*4882a593Smuzhiyun #define CONFIG_SPL_MMC_BOOT 86*4882a593Smuzhiyun #endif 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #endif /* CONFIG_RAMBOOT_PBL */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_MASTER 91*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 92*4882a593Smuzhiyun /* Set 1M boot space */ 93*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 94*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 95*4882a593Smuzhiyun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 96*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 97*4882a593Smuzhiyun #endif 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 100*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 101*4882a593Smuzhiyun #endif 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 104*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 105*4882a593Smuzhiyun #endif 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING 111*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 112*4882a593Smuzhiyun #define CONFIG_DDR_ECC 113*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 114*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 115*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 116*4882a593Smuzhiyun #endif 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 119*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 120*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 123*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 124*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 125*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 126*4882a593Smuzhiyun #endif 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 129*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 130*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 131*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 132*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 133*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 134*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 135*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 136*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 137*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 138*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 139*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 140*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 141*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (512 * 0x800) 142*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 143*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 144*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 145*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE) 146*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 147*4882a593Smuzhiyun #define CONFIG_ENV_ADDR 0xffe20000 148*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 149*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE) 150*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 151*4882a593Smuzhiyun #else 152*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 153*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 154*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 155*4882a593Smuzhiyun #endif 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 158*4882a593Smuzhiyun unsigned long get_board_sys_clk(void); 159*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void); 160*4882a593Smuzhiyun #endif 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66660000 163*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 133330000 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* 166*4882a593Smuzhiyun * Config the L3 Cache as L3 SRAM 167*4882a593Smuzhiyun */ 168*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 169*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE (512 << 10) 170*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 171*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 172*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 173*4882a593Smuzhiyun #endif 174*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 175*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 176*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 177*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR 0xf0000000 180*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* EEPROM */ 183*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 184*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 185*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 0 186*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 187*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* 190*4882a593Smuzhiyun * DDR Setup 191*4882a593Smuzhiyun */ 192*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 193*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 194*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 195*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 196*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 197*4882a593Smuzhiyun #define CONFIG_DDR_SPD 198*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 199*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 200*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 201*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x51 202*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x52 203*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 204*4882a593Smuzhiyun #define CTRL_INTLV_PREFERED cacheline 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* 207*4882a593Smuzhiyun * IFC Definitions 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xe8000000 210*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 211*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 212*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 213*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 214*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 215*4882a593Smuzhiyun CSPR_V) 216*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* NOR Flash Timing Params */ 219*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 222*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 223*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 224*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 225*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1A) |\ 226*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 227*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 228*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 229*4882a593Smuzhiyun FTIM2_NOR_TWPH(0x0E) | \ 230*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 231*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0x0 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 234*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 237*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 238*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 239*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 240*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 241*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS } 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* CPLD on IFC */ 244*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE 0xffdf0000 245*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 246*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT (0xf) 247*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ 248*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 249*4882a593Smuzhiyun | CSPR_MSEL_GPCM \ 250*4882a593Smuzhiyun | CSPR_V) 251*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 252*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 0x0 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* CPLD Timing parameters for IFC CS2 */ 255*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 256*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x0e) | \ 257*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x0e)) 258*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 259*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 260*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 261*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 262*4882a593Smuzhiyun FTIM2_GPCM_TWP(0x1f)) 263*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 0x0 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* NAND Flash on IFC */ 266*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 267*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xff800000 268*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 271*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 272*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 273*4882a593Smuzhiyun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 274*4882a593Smuzhiyun | CSPR_V) 275*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 278*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 279*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 280*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 281*4882a593Smuzhiyun | CSOR_NAND_PGS_2K /* Page Size = 2K */\ 282*4882a593Smuzhiyun | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ 283*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */ 288*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 289*4882a593Smuzhiyun FTIM0_NAND_TWP(0x18) | \ 290*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x07) | \ 291*4882a593Smuzhiyun FTIM0_NAND_TWH(0x0a)) 292*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 293*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x39) | \ 294*4882a593Smuzhiyun FTIM1_NAND_TRR(0x0e) | \ 295*4882a593Smuzhiyun FTIM1_NAND_TRP(0x18)) 296*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 297*4882a593Smuzhiyun FTIM2_NAND_TREH(0x0a) | \ 298*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x1e)) 299*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 0x0 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW 11 302*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 303*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 304*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #if defined(CONFIG_NAND) 307*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 308*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 309*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 310*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 311*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 312*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 313*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 314*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 315*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 316*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 317*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 318*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 319*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 320*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 321*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 322*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 323*4882a593Smuzhiyun #else 324*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 325*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 326*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 327*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 328*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 329*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 330*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 331*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 332*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 333*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 334*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 335*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 336*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 337*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 338*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 339*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 340*4882a593Smuzhiyun #endif 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) 343*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 344*4882a593Smuzhiyun #endif 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 347*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 348*4882a593Smuzhiyun #else 349*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 350*4882a593Smuzhiyun #endif 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 353*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 354*4882a593Smuzhiyun #define CONFIG_HWCONFIG 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* define to use L1 as initial stack */ 357*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM 358*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 359*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 360*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 361*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 362*4882a593Smuzhiyun /* The assembler doesn't like typecast */ 363*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 364*4882a593Smuzhiyun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 365*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 366*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 367*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 368*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 369*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 370*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 371*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun /* 374*4882a593Smuzhiyun * Serial Port 375*4882a593Smuzhiyun */ 376*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 377*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 378*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 379*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 380*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 381*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 382*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 383*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 384*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 385*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* 388*4882a593Smuzhiyun * I2C 389*4882a593Smuzhiyun */ 390*4882a593Smuzhiyun #define CONFIG_SYS_I2C 391*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 392*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 393*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 394*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 395*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 396*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 397*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 398*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 399*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 400*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 100000 401*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 100000 402*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_SPEED 100000 403*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_SPEED 100000 404*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 405*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ 406*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ 407*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT 0x8 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #define I2C_MUX_CH_VOL_MONITOR 0xa 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun #define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv" 412*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 413*4882a593Smuzhiyun #define CONFIG_VID 414*4882a593Smuzhiyun #endif 415*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_SET 416*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_READ 417*4882a593Smuzhiyun /* The lowest and highest voltage allowed for T208xRDB */ 418*4882a593Smuzhiyun #define VDD_MV_MIN 819 419*4882a593Smuzhiyun #define VDD_MV_MAX 1212 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* 422*4882a593Smuzhiyun * RapidIO 423*4882a593Smuzhiyun */ 424*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 425*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 426*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 427*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 428*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 429*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 430*4882a593Smuzhiyun /* 431*4882a593Smuzhiyun * for slave u-boot IMAGE instored in master memory space, 432*4882a593Smuzhiyun * PHYS must be aligned based on the SIZE 433*4882a593Smuzhiyun */ 434*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 435*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 436*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 437*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 438*4882a593Smuzhiyun /* 439*4882a593Smuzhiyun * for slave UCODE and ENV instored in master memory space, 440*4882a593Smuzhiyun * PHYS must be aligned based on the SIZE 441*4882a593Smuzhiyun */ 442*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 443*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 444*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* slave core release by master*/ 447*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 448*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* 451*4882a593Smuzhiyun * SRIO_PCIE_BOOT - SLAVE 452*4882a593Smuzhiyun */ 453*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 454*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 455*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 456*4882a593Smuzhiyun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 457*4882a593Smuzhiyun #endif 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun /* 460*4882a593Smuzhiyun * eSPI - Enhanced SPI 461*4882a593Smuzhiyun */ 462*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH 463*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_BAR 464*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 465*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE 0 466*4882a593Smuzhiyun #endif 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun /* 469*4882a593Smuzhiyun * General PCI 470*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 471*4882a593Smuzhiyun */ 472*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 473*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 474*4882a593Smuzhiyun #define CONFIG_PCIE3 /* PCIE controller 3 */ 475*4882a593Smuzhiyun #define CONFIG_PCIE4 /* PCIE controller 4 */ 476*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 477*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 478*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 479*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 480*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 481*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 482*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 483*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 484*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 485*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 486*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 489*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 490*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 491*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 492*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 493*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 494*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 495*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 496*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 499*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 500*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 501*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull 502*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 503*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 504*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 505*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 506*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun /* controller 4, Base address 203000 */ 509*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 510*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 511*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull 512*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 513*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 514*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 515*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun #ifdef CONFIG_PCI 518*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 519*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */ 520*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 521*4882a593Smuzhiyun #endif 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* Qman/Bman */ 524*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN 525*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 526*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS 18 527*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 528*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 529*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 530*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 531*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 532*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 533*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 534*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 535*4882a593Smuzhiyun CONFIG_SYS_BMAN_CENA_SIZE) 536*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 537*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 538*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS 18 539*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 540*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 541*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 542*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 543*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 544*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 545*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 546*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 547*4882a593Smuzhiyun CONFIG_SYS_QMAN_CENA_SIZE) 548*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 549*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN 552*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME 553*4882a593Smuzhiyun #define CONFIG_SYS_PMAN 554*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_DCE 555*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_RMAN /* RMan */ 556*4882a593Smuzhiyun #define CONFIG_SYS_INTERLAKEN 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */ 559*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 560*4882a593Smuzhiyun /* 561*4882a593Smuzhiyun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 562*4882a593Smuzhiyun * env, so we got 0x110000. 563*4882a593Smuzhiyun */ 564*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 565*4882a593Smuzhiyun #define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH 566*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 567*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR 0x120000 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 570*4882a593Smuzhiyun /* 571*4882a593Smuzhiyun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 572*4882a593Smuzhiyun * about 1MB (2048 blocks), Env is stored after the image, and the env size is 573*4882a593Smuzhiyun * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 574*4882a593Smuzhiyun */ 575*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 576*4882a593Smuzhiyun #define CONFIG_SYS_CORTINA_FW_IN_MMC 577*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 578*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0) 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 581*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 582*4882a593Smuzhiyun #define CONFIG_SYS_CORTINA_FW_IN_NAND 583*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 584*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE) 585*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 586*4882a593Smuzhiyun /* 587*4882a593Smuzhiyun * Slave has no ucode locally, it can fetch this from remote. When implementing 588*4882a593Smuzhiyun * in two corenet boards, slave's ucode could be stored in master's memory 589*4882a593Smuzhiyun * space, the address can be mapped from slave TLB->slave LAW-> 590*4882a593Smuzhiyun * slave SRIO or PCIE outbound window->master inbound window-> 591*4882a593Smuzhiyun * master LAW->the ucode address in master's memory space. 592*4882a593Smuzhiyun */ 593*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 594*4882a593Smuzhiyun #define CONFIG_SYS_CORTINA_FW_IN_REMOTE 595*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 596*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR 0xFFE10000 597*4882a593Smuzhiyun #else 598*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 599*4882a593Smuzhiyun #define CONFIG_SYS_CORTINA_FW_IN_NOR 600*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 601*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR 0xEFE00000 602*4882a593Smuzhiyun #endif 603*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 604*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 605*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */ 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 608*4882a593Smuzhiyun #define CONFIG_FMAN_ENET 609*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G 610*4882a593Smuzhiyun #define CONFIG_PHY_AQUANTIA 611*4882a593Smuzhiyun #define CONFIG_PHY_CORTINA 612*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK 613*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_LENGTH 0x40000 614*4882a593Smuzhiyun #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */ 615*4882a593Smuzhiyun #define RGMII_PHY2_ADDR 0x02 616*4882a593Smuzhiyun #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */ 617*4882a593Smuzhiyun #define CORTINA_PHY_ADDR2 0x0d 618*4882a593Smuzhiyun #define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */ 619*4882a593Smuzhiyun #define FM1_10GEC4_PHY_ADDR 0x01 620*4882a593Smuzhiyun #endif 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET 623*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 624*4882a593Smuzhiyun #define CONFIG_ETHPRIME "FM1@DTSEC3" 625*4882a593Smuzhiyun #endif 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* 628*4882a593Smuzhiyun * SATA 629*4882a593Smuzhiyun */ 630*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2 631*4882a593Smuzhiyun #define CONFIG_LIBATA 632*4882a593Smuzhiyun #define CONFIG_FSL_SATA 633*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 634*4882a593Smuzhiyun #define CONFIG_SATA1 635*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 636*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 637*4882a593Smuzhiyun #define CONFIG_SATA2 638*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 639*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 640*4882a593Smuzhiyun #define CONFIG_LBA48 641*4882a593Smuzhiyun #endif 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun /* 644*4882a593Smuzhiyun * USB 645*4882a593Smuzhiyun */ 646*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD 647*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 648*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 649*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 650*4882a593Smuzhiyun #endif 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun /* 653*4882a593Smuzhiyun * SDHC 654*4882a593Smuzhiyun */ 655*4882a593Smuzhiyun #ifdef CONFIG_MMC 656*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 657*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 658*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 659*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 660*4882a593Smuzhiyun #endif 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun /* 663*4882a593Smuzhiyun * Dynamic MTD Partition support with mtdparts 664*4882a593Smuzhiyun */ 665*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 666*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD 667*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 668*4882a593Smuzhiyun "spi0=spife110000.1" 669*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 670*4882a593Smuzhiyun "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 671*4882a593Smuzhiyun "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \ 672*4882a593Smuzhiyun "1m(uboot),5m(kernel),128k(dtb),-(user)" 673*4882a593Smuzhiyun #endif 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun /* 676*4882a593Smuzhiyun * Environment 677*4882a593Smuzhiyun */ 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun /* 680*4882a593Smuzhiyun * Miscellaneous configurable options 681*4882a593Smuzhiyun */ 682*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 683*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 684*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 685*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun /* 688*4882a593Smuzhiyun * For booting Linux, the board info and command line data 689*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 690*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 691*4882a593Smuzhiyun */ 692*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 693*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB 696*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 697*4882a593Smuzhiyun #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 698*4882a593Smuzhiyun #endif 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun /* 701*4882a593Smuzhiyun * Environment Configuration 702*4882a593Smuzhiyun */ 703*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 704*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 705*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun /* default location for tftp and bootm */ 708*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 709*4882a593Smuzhiyun #define __USB_PHY_TYPE utmi 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 712*4882a593Smuzhiyun "hwconfig=fsl_ddr:" \ 713*4882a593Smuzhiyun "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 714*4882a593Smuzhiyun "bank_intlv=auto;" \ 715*4882a593Smuzhiyun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 716*4882a593Smuzhiyun "netdev=eth0\0" \ 717*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 718*4882a593Smuzhiyun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 719*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot && " \ 720*4882a593Smuzhiyun "protect off $ubootaddr +$filesize && " \ 721*4882a593Smuzhiyun "erase $ubootaddr +$filesize && " \ 722*4882a593Smuzhiyun "cp.b $loadaddr $ubootaddr $filesize && " \ 723*4882a593Smuzhiyun "protect on $ubootaddr +$filesize && " \ 724*4882a593Smuzhiyun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 725*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 726*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 727*4882a593Smuzhiyun "ramdiskfile=t2080rdb/ramdisk.uboot\0" \ 728*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 729*4882a593Smuzhiyun "fdtfile=t2080rdb/t2080rdb.dtb\0" \ 730*4882a593Smuzhiyun "bdev=sda3\0" 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun /* 733*4882a593Smuzhiyun * For emulation this causes u-boot to jump to the start of the 734*4882a593Smuzhiyun * proof point app code automatically 735*4882a593Smuzhiyun */ 736*4882a593Smuzhiyun #define CONFIG_PROOF_POINTS \ 737*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 738*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 739*4882a593Smuzhiyun "cpu 1 release 0x29000000 - - -;" \ 740*4882a593Smuzhiyun "cpu 2 release 0x29000000 - - -;" \ 741*4882a593Smuzhiyun "cpu 3 release 0x29000000 - - -;" \ 742*4882a593Smuzhiyun "cpu 4 release 0x29000000 - - -;" \ 743*4882a593Smuzhiyun "cpu 5 release 0x29000000 - - -;" \ 744*4882a593Smuzhiyun "cpu 6 release 0x29000000 - - -;" \ 745*4882a593Smuzhiyun "cpu 7 release 0x29000000 - - -;" \ 746*4882a593Smuzhiyun "go 0x29000000" 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun #define CONFIG_HVBOOT \ 749*4882a593Smuzhiyun "setenv bootargs config-addr=0x60000000; " \ 750*4882a593Smuzhiyun "bootm 0x01000000 - 0x00f00000" 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun #define CONFIG_ALU \ 753*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 754*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 755*4882a593Smuzhiyun "cpu 1 release 0x01000000 - - -;" \ 756*4882a593Smuzhiyun "cpu 2 release 0x01000000 - - -;" \ 757*4882a593Smuzhiyun "cpu 3 release 0x01000000 - - -;" \ 758*4882a593Smuzhiyun "cpu 4 release 0x01000000 - - -;" \ 759*4882a593Smuzhiyun "cpu 5 release 0x01000000 - - -;" \ 760*4882a593Smuzhiyun "cpu 6 release 0x01000000 - - -;" \ 761*4882a593Smuzhiyun "cpu 7 release 0x01000000 - - -;" \ 762*4882a593Smuzhiyun "go 0x01000000" 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun #define CONFIG_LINUX \ 765*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 766*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 767*4882a593Smuzhiyun "setenv ramdiskaddr 0x02000000;" \ 768*4882a593Smuzhiyun "setenv fdtaddr 0x00c00000;" \ 769*4882a593Smuzhiyun "setenv loadaddr 0x1000000;" \ 770*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define CONFIG_HDBOOT \ 773*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 774*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 775*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 776*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 777*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 780*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 781*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 782*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 783*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 784*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 785*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 786*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 789*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 790*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 791*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 792*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 793*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 794*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun #endif /* __T2080RDB_H */ 801