1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun + * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun + * 4*4882a593Smuzhiyun + * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun + */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __CONFIG_H 8*4882a593Smuzhiyun #define __CONFIG_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * T104x RDB board configuration file 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun #include <asm/config_mpc85xx.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef CONFIG_SECURE_BOOT 18*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 19*4882a593Smuzhiyun #else 20*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI \ 21*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg 22*4882a593Smuzhiyun #endif 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 25*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 26*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x30001000 27*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 28*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x40000 29*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x28000 30*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 31*4882a593Smuzhiyun #define CONFIG_SPL_SKIP_RELOCATE 32*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR 33*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 34*4882a593Smuzhiyun #endif 35*4882a593Smuzhiyun #define RESET_VECTOR_OFFSET 0x27FFC 36*4882a593Smuzhiyun #define BOOT_PAGE_OFFSET 0x27000 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #ifdef CONFIG_NAND 39*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT 40*4882a593Smuzhiyun #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 41*4882a593Smuzhiyun /* 42*4882a593Smuzhiyun * HDR would be appended at end of image and copied to DDR along 43*4882a593Smuzhiyun * with U-Boot image. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ 46*4882a593Smuzhiyun CONFIG_U_BOOT_HDR_SIZE) 47*4882a593Smuzhiyun #else 48*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 49*4882a593Smuzhiyun #endif 50*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 51*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 52*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 53*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 54*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040RDB 55*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 56*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg 57*4882a593Smuzhiyun #endif 58*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042RDB_PI 59*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 60*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg 61*4882a593Smuzhiyun #endif 62*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042RDB 63*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 64*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg 65*4882a593Smuzhiyun #endif 66*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040D4RDB 67*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 68*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042D4RDB 71*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 72*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg 73*4882a593Smuzhiyun #endif 74*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT 75*4882a593Smuzhiyun #endif 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH 78*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 79*4882a593Smuzhiyun #define CONFIG_SPL_SPI_FLASH_MINIMAL 80*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 81*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 82*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 83*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 84*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 85*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 86*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 87*4882a593Smuzhiyun #endif 88*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040RDB 89*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 90*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg 91*4882a593Smuzhiyun #endif 92*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042RDB_PI 93*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 94*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg 95*4882a593Smuzhiyun #endif 96*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042RDB 97*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 98*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg 99*4882a593Smuzhiyun #endif 100*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040D4RDB 101*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 102*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg 103*4882a593Smuzhiyun #endif 104*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042D4RDB 105*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 106*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg 107*4882a593Smuzhiyun #endif 108*4882a593Smuzhiyun #define CONFIG_SPL_SPI_BOOT 109*4882a593Smuzhiyun #endif 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 112*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 113*4882a593Smuzhiyun #define CONFIG_SPL_MMC_MINIMAL 114*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 115*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 116*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 117*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 118*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 119*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 120*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 121*4882a593Smuzhiyun #endif 122*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040RDB 123*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 124*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg 125*4882a593Smuzhiyun #endif 126*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042RDB_PI 127*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 128*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg 129*4882a593Smuzhiyun #endif 130*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042RDB 131*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 132*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg 133*4882a593Smuzhiyun #endif 134*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040D4RDB 135*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 136*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg 137*4882a593Smuzhiyun #endif 138*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1042D4RDB 139*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW \ 140*4882a593Smuzhiyun $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg 141*4882a593Smuzhiyun #endif 142*4882a593Smuzhiyun #define CONFIG_SPL_MMC_BOOT 143*4882a593Smuzhiyun #endif 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #endif 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* High Level Configuration Options */ 148*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 149*4882a593Smuzhiyun #define CONFIG_MP /* support multiple processors */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* support deep sleep */ 152*4882a593Smuzhiyun #define CONFIG_DEEP_SLEEP 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 155*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 156*4882a593Smuzhiyun #endif 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 159*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 160*4882a593Smuzhiyun #endif 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 163*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 164*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 165*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 166*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 167*4882a593Smuzhiyun #define CONFIG_PCIE3 /* PCIE controller 3 */ 168*4882a593Smuzhiyun #define CONFIG_PCIE4 /* PCIE controller 4 */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 171*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 176*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 177*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 178*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 179*4882a593Smuzhiyun #endif 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 182*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 183*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 184*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 185*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 186*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 187*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 188*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 189*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 190*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (512 * 0x800) 191*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 192*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT 193*4882a593Smuzhiyun #define CONFIG_RAMBOOT_NAND 194*4882a593Smuzhiyun #define CONFIG_BOOTSCRIPT_COPY_RAM 195*4882a593Smuzhiyun #endif 196*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 197*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 198*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 199*4882a593Smuzhiyun #else 200*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 201*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 202*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 203*4882a593Smuzhiyun #endif 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 100000000 206*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 66666666 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* 209*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 210*4882a593Smuzhiyun */ 211*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING 212*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE 213*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 214*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 215*4882a593Smuzhiyun #define CONFIG_DDR_ECC 216*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 217*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 218*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 219*4882a593Smuzhiyun #endif 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 224*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 227*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 228*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* 231*4882a593Smuzhiyun * Config the L3 Cache as L3 SRAM 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 234*4882a593Smuzhiyun /* 235*4882a593Smuzhiyun * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence 236*4882a593Smuzhiyun * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address 237*4882a593Smuzhiyun * (CONFIG_SYS_INIT_L3_VADDR) will be different. 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000 240*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE 256 << 10 241*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024) 242*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 243*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 244*4882a593Smuzhiyun #endif 245*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 246*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 247*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 248*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR 0xf0000000 251*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* 254*4882a593Smuzhiyun * DDR Setup 255*4882a593Smuzhiyun */ 256*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 257*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 258*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 261*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define CONFIG_DDR_SPD 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 266*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* 271*4882a593Smuzhiyun * IFC Definitions 272*4882a593Smuzhiyun */ 273*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xe8000000 274*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 277*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 278*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 279*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 280*4882a593Smuzhiyun CSPR_V) 281*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* 284*4882a593Smuzhiyun * TDM Definition 285*4882a593Smuzhiyun */ 286*4882a593Smuzhiyun #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* NOR Flash Timing Params */ 289*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 290*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 291*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 292*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 293*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 294*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1A) |\ 295*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 296*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 297*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 298*4882a593Smuzhiyun FTIM2_NOR_TWPH(0x0E) | \ 299*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 300*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0x0 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 303*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 306*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 307*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 308*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 311*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* CPLD on IFC */ 314*4882a593Smuzhiyun #define CPLD_LBMAP_MASK 0x3F 315*4882a593Smuzhiyun #define CPLD_BANK_SEL_MASK 0x07 316*4882a593Smuzhiyun #define CPLD_BANK_OVERRIDE 0x40 317*4882a593Smuzhiyun #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 318*4882a593Smuzhiyun #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 319*4882a593Smuzhiyun #define CPLD_LBMAP_RESET 0xFF 320*4882a593Smuzhiyun #define CPLD_LBMAP_SHIFT 0x03 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1042RDB_PI) 323*4882a593Smuzhiyun #define CPLD_DIU_SEL_DFP 0x80 324*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1042D4RDB) 325*4882a593Smuzhiyun #define CPLD_DIU_SEL_DFP 0xc0 326*4882a593Smuzhiyun #endif 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1040D4RDB) 329*4882a593Smuzhiyun #define CPLD_INT_MASK_ALL 0xFF 330*4882a593Smuzhiyun #define CPLD_INT_MASK_THERM 0x80 331*4882a593Smuzhiyun #define CPLD_INT_MASK_DVI_DFP 0x40 332*4882a593Smuzhiyun #define CPLD_INT_MASK_QSGMII1 0x20 333*4882a593Smuzhiyun #define CPLD_INT_MASK_QSGMII2 0x10 334*4882a593Smuzhiyun #define CPLD_INT_MASK_SGMI1 0x08 335*4882a593Smuzhiyun #define CPLD_INT_MASK_SGMI2 0x04 336*4882a593Smuzhiyun #define CPLD_INT_MASK_TDMR1 0x02 337*4882a593Smuzhiyun #define CPLD_INT_MASK_TDMR2 0x01 338*4882a593Smuzhiyun #endif 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE 0xffdf0000 341*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 342*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT (0xf) 343*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 344*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 345*4882a593Smuzhiyun | CSPR_MSEL_GPCM \ 346*4882a593Smuzhiyun | CSPR_V) 347*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 348*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 0x0 349*4882a593Smuzhiyun /* CPLD Timing parameters for IFC CS2 */ 350*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 351*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x0e) | \ 352*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x0e)) 353*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 354*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 355*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 356*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 357*4882a593Smuzhiyun FTIM2_GPCM_TWP(0x1f)) 358*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 0x0 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* NAND Flash on IFC */ 361*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 362*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xff800000 363*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 366*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 367*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 368*4882a593Smuzhiyun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 369*4882a593Smuzhiyun | CSPR_V) 370*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 373*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 374*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 375*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 376*4882a593Smuzhiyun | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 377*4882a593Smuzhiyun | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 378*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */ 383*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 384*4882a593Smuzhiyun FTIM0_NAND_TWP(0x18) | \ 385*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x07) | \ 386*4882a593Smuzhiyun FTIM0_NAND_TWH(0x0a)) 387*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 388*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x39) | \ 389*4882a593Smuzhiyun FTIM1_NAND_TRR(0x0e) | \ 390*4882a593Smuzhiyun FTIM1_NAND_TRP(0x18)) 391*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 392*4882a593Smuzhiyun FTIM2_NAND_TREH(0x0a) | \ 393*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x1e)) 394*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 0x0 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW 11 397*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 398*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #if defined(CONFIG_NAND) 403*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 404*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 405*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 406*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 407*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 408*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 409*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 410*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 411*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 412*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 413*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 414*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 415*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 416*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 417*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 418*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 419*4882a593Smuzhiyun #else 420*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 421*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 422*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 423*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 424*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 425*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 426*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 427*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 428*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 429*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 430*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 431*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 432*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 433*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 434*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 435*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 436*4882a593Smuzhiyun #endif 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 439*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 440*4882a593Smuzhiyun #else 441*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 442*4882a593Smuzhiyun #endif 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) 445*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 446*4882a593Smuzhiyun #endif 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 449*4882a593Smuzhiyun #if defined(CONFIG_NAND) 450*4882a593Smuzhiyun #define CONFIG_A008044_WORKAROUND 451*4882a593Smuzhiyun #endif 452*4882a593Smuzhiyun #endif 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R 455*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define CONFIG_HWCONFIG 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun /* define to use L1 as initial stack */ 460*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM 461*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 462*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 463*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 464*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 465*4882a593Smuzhiyun /* The assembler doesn't like typecast */ 466*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 467*4882a593Smuzhiyun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 468*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 469*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 472*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 473*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 476*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8 479*4882a593Smuzhiyun * open - index 2 480*4882a593Smuzhiyun * shorted - index 1 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 483*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 484*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 485*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 488*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 491*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 492*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 493*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB) 496*4882a593Smuzhiyun /* Video */ 497*4882a593Smuzhiyun #define CONFIG_FSL_DIU_FB 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #ifdef CONFIG_FSL_DIU_FB 500*4882a593Smuzhiyun #define CONFIG_FSL_DIU_CH7301 501*4882a593Smuzhiyun #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 502*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 503*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO 504*4882a593Smuzhiyun #endif 505*4882a593Smuzhiyun #endif 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /* I2C */ 508*4882a593Smuzhiyun #define CONFIG_SYS_I2C 509*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 510*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 511*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 512*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_SPEED 400000 513*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_SPEED 400000 514*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 515*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 516*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 517*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 518*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 519*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 520*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 521*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* I2C bus multiplexer */ 524*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR 0x70 525*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT 0x8 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1042RDB_PI) || \ 528*4882a593Smuzhiyun defined(CONFIG_TARGET_T1040D4RDB) || \ 529*4882a593Smuzhiyun defined(CONFIG_TARGET_T1042D4RDB) 530*4882a593Smuzhiyun /* LDI/DVI Encoder for display */ 531*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LDI_ADDR 0x38 532*4882a593Smuzhiyun #define CONFIG_SYS_I2C_DVI_ADDR 0x75 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* 535*4882a593Smuzhiyun * RTC configuration 536*4882a593Smuzhiyun */ 537*4882a593Smuzhiyun #define RTC 538*4882a593Smuzhiyun #define CONFIG_RTC_DS1337 1 539*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun /*DVI encoder*/ 542*4882a593Smuzhiyun #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 543*4882a593Smuzhiyun #endif 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* 546*4882a593Smuzhiyun * eSPI - Enhanced SPI 547*4882a593Smuzhiyun */ 548*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_BAR 549*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 550*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE 0 551*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 552*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 553*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 554*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun /* 557*4882a593Smuzhiyun * General PCI 558*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 559*4882a593Smuzhiyun */ 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun #ifdef CONFIG_PCI 562*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 563*4882a593Smuzhiyun #ifdef CONFIG_PCIE1 564*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 565*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 566*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 567*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 568*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 569*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 570*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 571*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 572*4882a593Smuzhiyun #endif 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 575*4882a593Smuzhiyun #ifdef CONFIG_PCIE2 576*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 577*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 578*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 579*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 580*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 581*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 582*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 583*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 584*4882a593Smuzhiyun #endif 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 587*4882a593Smuzhiyun #ifdef CONFIG_PCIE3 588*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 589*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 590*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 591*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 592*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 593*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 594*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 595*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 596*4882a593Smuzhiyun #endif 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun /* controller 4, Base address 203000 */ 599*4882a593Smuzhiyun #ifdef CONFIG_PCIE4 600*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 601*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 602*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 603*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 604*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 605*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 606*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 607*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 608*4882a593Smuzhiyun #endif 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 611*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun /* SATA */ 614*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2 615*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2 616*4882a593Smuzhiyun #define CONFIG_LIBATA 617*4882a593Smuzhiyun #define CONFIG_FSL_SATA 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 1 620*4882a593Smuzhiyun #define CONFIG_SATA1 621*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 622*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun #define CONFIG_LBA48 625*4882a593Smuzhiyun #endif 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* 628*4882a593Smuzhiyun * USB 629*4882a593Smuzhiyun */ 630*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB 633*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD 634*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 635*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 636*4882a593Smuzhiyun #endif 637*4882a593Smuzhiyun #endif 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun #ifdef CONFIG_MMC 640*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 641*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 642*4882a593Smuzhiyun #endif 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun /* Qman/Bman */ 645*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN 646*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 647*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS 10 648*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 649*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 650*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 651*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 652*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 653*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 654*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 655*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 656*4882a593Smuzhiyun CONFIG_SYS_BMAN_CENA_SIZE) 657*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 658*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 659*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS 10 660*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 661*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 662*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 663*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 664*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 665*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 666*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 667*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 668*4882a593Smuzhiyun CONFIG_SYS_QMAN_CENA_SIZE) 669*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 670*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN 673*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun #define CONFIG_QE 676*4882a593Smuzhiyun #define CONFIG_U_QE 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */ 679*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 680*4882a593Smuzhiyun /* 681*4882a593Smuzhiyun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 682*4882a593Smuzhiyun * env, so we got 0x110000. 683*4882a593Smuzhiyun */ 684*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 685*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 686*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 687*4882a593Smuzhiyun /* 688*4882a593Smuzhiyun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 689*4882a593Smuzhiyun * about 1MB (2048 blocks), Env is stored after the image, and the env size is 690*4882a593Smuzhiyun * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 691*4882a593Smuzhiyun */ 692*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 693*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 694*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 695*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 696*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 697*4882a593Smuzhiyun #else 698*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 699*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 700*4882a593Smuzhiyun #endif 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 703*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0x130000 704*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 705*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 706*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 707*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 708*4882a593Smuzhiyun #else 709*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 710*4882a593Smuzhiyun #endif 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 713*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 714*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */ 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 717*4882a593Smuzhiyun #define CONFIG_FMAN_ENET 718*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE 719*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK 720*4882a593Smuzhiyun #endif 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET 723*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB) 724*4882a593Smuzhiyun #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 725*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1040D4RDB) 726*4882a593Smuzhiyun #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01 727*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1042D4RDB) 728*4882a593Smuzhiyun #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02 729*4882a593Smuzhiyun #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03 730*4882a593Smuzhiyun #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01 731*4882a593Smuzhiyun #endif 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB) 734*4882a593Smuzhiyun #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04 735*4882a593Smuzhiyun #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05 736*4882a593Smuzhiyun #else 737*4882a593Smuzhiyun #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 738*4882a593Smuzhiyun #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 739*4882a593Smuzhiyun #endif 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun /* Enable VSC9953 L2 Switch driver on T1040 SoC */ 742*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB) 743*4882a593Smuzhiyun #define CONFIG_VSC9953 744*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040RDB 745*4882a593Smuzhiyun #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04 746*4882a593Smuzhiyun #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08 747*4882a593Smuzhiyun #else 748*4882a593Smuzhiyun #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08 749*4882a593Smuzhiyun #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c 750*4882a593Smuzhiyun #endif 751*4882a593Smuzhiyun #endif 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 754*4882a593Smuzhiyun #define CONFIG_ETHPRIME "FM1@DTSEC4" 755*4882a593Smuzhiyun #endif 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun /* 758*4882a593Smuzhiyun * Environment 759*4882a593Smuzhiyun */ 760*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 761*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun /* 764*4882a593Smuzhiyun * Miscellaneous configurable options 765*4882a593Smuzhiyun */ 766*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 767*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 768*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 769*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun /* 772*4882a593Smuzhiyun * For booting Linux, the board info and command line data 773*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 774*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 775*4882a593Smuzhiyun */ 776*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 777*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB 780*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 781*4882a593Smuzhiyun #endif 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun /* 784*4882a593Smuzhiyun * Dynamic MTD Partition support with mtdparts 785*4882a593Smuzhiyun */ 786*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 787*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD 788*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 789*4882a593Smuzhiyun "spi0=spife110000.0" 790*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 791*4882a593Smuzhiyun "128k(dtb),96m(fs),-(user);"\ 792*4882a593Smuzhiyun "fff800000.flash:2m(uboot),9m(kernel),"\ 793*4882a593Smuzhiyun "128k(dtb),96m(fs),-(user);spife110000.0:" \ 794*4882a593Smuzhiyun "2m(uboot),9m(kernel),128k(dtb),-(user)" 795*4882a593Smuzhiyun #endif 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun /* 798*4882a593Smuzhiyun * Environment Configuration 799*4882a593Smuzhiyun */ 800*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 801*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 802*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun /* default location for tftp and bootm */ 805*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #define __USB_PHY_TYPE utmi 808*4882a593Smuzhiyun #define RAMDISKFILE "t104xrdb/ramdisk.uboot" 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1040RDB 811*4882a593Smuzhiyun #define FDTFILE "t1040rdb/t1040rdb.dtb" 812*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1042RDB_PI) 813*4882a593Smuzhiyun #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" 814*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1042RDB) 815*4882a593Smuzhiyun #define FDTFILE "t1042rdb/t1042rdb.dtb" 816*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1040D4RDB) 817*4882a593Smuzhiyun #define FDTFILE "t1042rdb/t1040d4rdb.dtb" 818*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1042D4RDB) 819*4882a593Smuzhiyun #define FDTFILE "t1042rdb/t1042d4rdb.dtb" 820*4882a593Smuzhiyun #endif 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #ifdef CONFIG_FSL_DIU_FB 823*4882a593Smuzhiyun #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" 824*4882a593Smuzhiyun #else 825*4882a593Smuzhiyun #define DIU_ENVIRONMENT 826*4882a593Smuzhiyun #endif 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 829*4882a593Smuzhiyun "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 830*4882a593Smuzhiyun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 831*4882a593Smuzhiyun "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 832*4882a593Smuzhiyun "netdev=eth0\0" \ 833*4882a593Smuzhiyun "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ 834*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 835*4882a593Smuzhiyun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 836*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot && " \ 837*4882a593Smuzhiyun "protect off $ubootaddr +$filesize && " \ 838*4882a593Smuzhiyun "erase $ubootaddr +$filesize && " \ 839*4882a593Smuzhiyun "cp.b $loadaddr $ubootaddr $filesize && " \ 840*4882a593Smuzhiyun "protect on $ubootaddr +$filesize && " \ 841*4882a593Smuzhiyun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 842*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 843*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 844*4882a593Smuzhiyun "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 845*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 846*4882a593Smuzhiyun "fdtfile=" __stringify(FDTFILE) "\0" \ 847*4882a593Smuzhiyun "bdev=sda3\0" 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun #define CONFIG_LINUX \ 850*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 851*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 852*4882a593Smuzhiyun "setenv ramdiskaddr 0x02000000;" \ 853*4882a593Smuzhiyun "setenv fdtaddr 0x00c00000;" \ 854*4882a593Smuzhiyun "setenv loadaddr 0x1000000;" \ 855*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun #define CONFIG_HDBOOT \ 858*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 859*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 860*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 861*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 862*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 865*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 866*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 867*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 868*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 869*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 870*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 871*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 874*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 875*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 876*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 877*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 878*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 879*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun #endif /* __CONFIG_H */ 886