xref: /OK3568_Linux_fs/u-boot/include/configs/T1040QDS.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * See file CREDITS for list of people who contributed to this
5*4882a593Smuzhiyun  * project.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation; either version 2 of
10*4882a593Smuzhiyun  * the License, or (at your option) any later version.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
13*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15*4882a593Smuzhiyun  * GNU General Public License for more details.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
18*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
19*4882a593Smuzhiyun  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20*4882a593Smuzhiyun  * MA 02111-1307 USA
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #ifndef __CONFIG_H
24*4882a593Smuzhiyun #define __CONFIG_H
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * T1040 QDS board configuration file
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL
31*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
32*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
33*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
34*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* High Level Configuration Options */
38*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
39*4882a593Smuzhiyun #define CONFIG_MP			/* support multiple processors */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* support deep sleep */
42*4882a593Smuzhiyun #define CONFIG_DEEP_SLEEP
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
45*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xeff40000
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS
49*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
53*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
54*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
55*4882a593Smuzhiyun #define CONFIG_PCIE1			/* PCIE controller 1 */
56*4882a593Smuzhiyun #define CONFIG_PCIE2			/* PCIE controller 2 */
57*4882a593Smuzhiyun #define CONFIG_PCIE3			/* PCIE controller 3 */
58*4882a593Smuzhiyun #define CONFIG_PCIE4			/* PCIE controller 4 */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
61*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifndef CONFIG_MTD_NOR_FLASH
66*4882a593Smuzhiyun #else
67*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
68*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
69*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
73*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
74*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
75*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS              0
76*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS               0
77*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ           10000000
78*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE             0
79*4882a593Smuzhiyun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
80*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
81*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE            0x10000
82*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
83*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
84*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV          0
85*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
86*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(512 * 1658)
87*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
88*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
89*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
90*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
91*4882a593Smuzhiyun #else
92*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
93*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
94*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun #else /* CONFIG_MTD_NOR_FLASH */
97*4882a593Smuzhiyun #define CONFIG_ENV_SIZE                0x2000
98*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE   0x20000 /* 128K (one sector) */
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #ifndef __ASSEMBLY__
102*4882a593Smuzhiyun unsigned long get_board_sys_clk(void);
103*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void);
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
107*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING
113*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE
114*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
115*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
116*4882a593Smuzhiyun #define CONFIG_DDR_ECC
117*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC
118*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
119*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define CONFIG_ADDR_MAP
125*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
128*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x00400000
129*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  *  Config the L3 Cache as L3 SRAM
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR		0xf0000000
137*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* EEPROM */
140*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
141*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
142*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM	0
143*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
144*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
145*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
146*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * DDR Setup
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
152*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
153*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
156*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define CONFIG_DDR_SPD
159*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM	0
162*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	0x51
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  * IFC Definitions
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE	0xe0000000
170*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
173*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
174*4882a593Smuzhiyun 				+ 0x8000000) | \
175*4882a593Smuzhiyun 				CSPR_PORT_SIZE_16 | \
176*4882a593Smuzhiyun 				CSPR_MSEL_NOR | \
177*4882a593Smuzhiyun 				CSPR_V)
178*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
179*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
180*4882a593Smuzhiyun 				CSPR_PORT_SIZE_16 | \
181*4882a593Smuzhiyun 				CSPR_MSEL_NOR | \
182*4882a593Smuzhiyun 				CSPR_V)
183*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun  * TDM Definition
187*4882a593Smuzhiyun  */
188*4882a593Smuzhiyun #define T1040_TDM_QUIRK_CCSR_BASE	0xfe000000
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* NOR Flash Timing Params */
191*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
192*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
193*4882a593Smuzhiyun 				FTIM0_NOR_TEADC(0x5) | \
194*4882a593Smuzhiyun 				FTIM0_NOR_TEAHC(0x5))
195*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
196*4882a593Smuzhiyun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
197*4882a593Smuzhiyun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
198*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
199*4882a593Smuzhiyun 				FTIM2_NOR_TCH(0x4) | \
200*4882a593Smuzhiyun 				FTIM2_NOR_TWPH(0x0E) | \
201*4882a593Smuzhiyun 				FTIM2_NOR_TWP(0x1c))
202*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3	0x0
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
205*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
208*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
209*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
210*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
213*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
214*4882a593Smuzhiyun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
215*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
216*4882a593Smuzhiyun #define QIXIS_BASE		0xffdf0000
217*4882a593Smuzhiyun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
218*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH		0x06
219*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK		0x0f
220*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT		0
221*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK		0x00
222*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK		0x04
223*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET		0x31
224*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
225*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
226*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
227*4882a593Smuzhiyun #define	QIXIS_RST_FORCE_MEM		0x01
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT	(0xf)
230*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
231*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 \
232*4882a593Smuzhiyun 				| CSPR_MSEL_GPCM \
233*4882a593Smuzhiyun 				| CSPR_V)
234*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
235*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3	0x0
236*4882a593Smuzhiyun /* QIXIS Timing parameters for IFC CS3 */
237*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
238*4882a593Smuzhiyun 					FTIM0_GPCM_TEADC(0x0e) | \
239*4882a593Smuzhiyun 					FTIM0_GPCM_TEAHC(0x0e))
240*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
241*4882a593Smuzhiyun 					FTIM1_GPCM_TRAD(0x3f))
242*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
243*4882a593Smuzhiyun 					FTIM2_GPCM_TCH(0x8) | \
244*4882a593Smuzhiyun 					FTIM2_GPCM_TWP(0x1f))
245*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3		0x0
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC
248*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xff800000
249*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
252*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
253*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
254*4882a593Smuzhiyun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
255*4882a593Smuzhiyun 				| CSPR_V)
256*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
259*4882a593Smuzhiyun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
260*4882a593Smuzhiyun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
261*4882a593Smuzhiyun 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
262*4882a593Smuzhiyun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
263*4882a593Smuzhiyun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
264*4882a593Smuzhiyun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */
269*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
270*4882a593Smuzhiyun 					FTIM0_NAND_TWP(0x18)   | \
271*4882a593Smuzhiyun 					FTIM0_NAND_TWCHT(0x07) | \
272*4882a593Smuzhiyun 					FTIM0_NAND_TWH(0x0a))
273*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
274*4882a593Smuzhiyun 					FTIM1_NAND_TWBE(0x39)  | \
275*4882a593Smuzhiyun 					FTIM1_NAND_TRR(0x0e)   | \
276*4882a593Smuzhiyun 					FTIM1_NAND_TRP(0x18))
277*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
278*4882a593Smuzhiyun 					FTIM2_NAND_TREH(0x0a) | \
279*4882a593Smuzhiyun 					FTIM2_NAND_TWHRE(0x1e))
280*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3		0x0
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW		11
283*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
284*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #if defined(CONFIG_NAND)
289*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
290*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
291*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
292*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
293*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
294*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
295*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
296*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
297*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
298*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
299*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
300*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
301*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
302*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
303*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
304*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
305*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
306*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
307*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
308*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
309*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
310*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
311*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
312*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
313*4882a593Smuzhiyun #else
314*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
315*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
316*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
317*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
318*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
319*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
320*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
321*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
322*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
323*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
324*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
325*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
326*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
327*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
328*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
329*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
330*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
331*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
332*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
333*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
334*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
335*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
336*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
337*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
338*4882a593Smuzhiyun #endif
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL)
343*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R
347*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define CONFIG_HWCONFIG
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* define to use L1 as initial stack */
352*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM
353*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK
354*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
355*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
356*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
357*4882a593Smuzhiyun /* The assembler doesn't like typecast */
358*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
359*4882a593Smuzhiyun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
360*4882a593Smuzhiyun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
361*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
364*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
365*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
368*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8
371*4882a593Smuzhiyun  * open - index 2
372*4882a593Smuzhiyun  * shorted - index 1
373*4882a593Smuzhiyun  */
374*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
375*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
376*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
377*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
380*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
383*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
384*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
385*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /* Video */
388*4882a593Smuzhiyun #define CONFIG_FSL_DIU_FB
389*4882a593Smuzhiyun #ifdef CONFIG_FSL_DIU_FB
390*4882a593Smuzhiyun #define CONFIG_FSL_DIU_CH7301
391*4882a593Smuzhiyun #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
392*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO
393*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO
394*4882a593Smuzhiyun #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
397*4882a593Smuzhiyun  * disable empty flash sector detection, which is I/O-intensive.
398*4882a593Smuzhiyun  */
399*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_EMPTY_INFO
400*4882a593Smuzhiyun #endif
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* I2C */
403*4882a593Smuzhiyun #define CONFIG_SYS_I2C
404*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
405*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	50000	/* I2C speed in Hz */
406*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	50000
407*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_SPEED	50000
408*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_SPEED	50000
409*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
410*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
411*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_SLAVE	0x7F
412*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_SLAVE	0x7F
413*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
414*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
415*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C3_OFFSET	0x119000
416*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C4_OFFSET	0x119100
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR		0x77
419*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /* I2C bus multiplexer */
422*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT      0x8
423*4882a593Smuzhiyun #define I2C_MUX_CH_DIU		0xC
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* LDI/DVI Encoder for display */
426*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LDI_ADDR         0x38
427*4882a593Smuzhiyun #define CONFIG_SYS_I2C_DVI_ADDR         0x75
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun  * RTC configuration
431*4882a593Smuzhiyun  */
432*4882a593Smuzhiyun #define RTC
433*4882a593Smuzhiyun #define CONFIG_RTC_DS3231               1
434*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /*
437*4882a593Smuzhiyun  * eSPI - Enhanced SPI
438*4882a593Smuzhiyun  */
439*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED         10000000
440*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE          0
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun  * General PCI
444*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
445*4882a593Smuzhiyun  */
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun #ifdef CONFIG_PCI
448*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
449*4882a593Smuzhiyun #ifdef CONFIG_PCIE1
450*4882a593Smuzhiyun #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
451*4882a593Smuzhiyun #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
452*4882a593Smuzhiyun #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
453*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
454*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
455*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
456*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
457*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
458*4882a593Smuzhiyun #endif
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */
461*4882a593Smuzhiyun #ifdef CONFIG_PCIE2
462*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
463*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
464*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
465*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
466*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
467*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
468*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
469*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */
473*4882a593Smuzhiyun #ifdef CONFIG_PCIE3
474*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
475*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
476*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
477*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
478*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
479*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
480*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
481*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
482*4882a593Smuzhiyun #endif
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* controller 4, Base address 203000 */
485*4882a593Smuzhiyun #ifdef CONFIG_PCIE4
486*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_VIRT	0xb0000000
487*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
488*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc30000000ull
489*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
490*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
491*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
492*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
493*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
494*4882a593Smuzhiyun #endif
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
497*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /* SATA */
500*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2
501*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2
502*4882a593Smuzhiyun #define CONFIG_LIBATA
503*4882a593Smuzhiyun #define CONFIG_FSL_SATA
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE	2
506*4882a593Smuzhiyun #define CONFIG_SATA1
507*4882a593Smuzhiyun #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
508*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
509*4882a593Smuzhiyun #define CONFIG_SATA2
510*4882a593Smuzhiyun #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
511*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define CONFIG_LBA48
514*4882a593Smuzhiyun #endif
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /*
517*4882a593Smuzhiyun * USB
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
522*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
523*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
524*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #ifdef CONFIG_MMC
529*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
530*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
531*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
532*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /* Qman/Bman */
536*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN
537*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
538*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS	10
539*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
540*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
541*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
542*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
543*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
544*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
545*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
546*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
547*4882a593Smuzhiyun 					CONFIG_SYS_BMAN_CENA_SIZE)
548*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
549*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
550*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS	10
551*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
552*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
553*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
554*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
555*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
556*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
557*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
558*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
559*4882a593Smuzhiyun 					CONFIG_SYS_QMAN_CENA_SIZE)
560*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
561*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN
564*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun #define CONFIG_QE
567*4882a593Smuzhiyun #define CONFIG_U_QE
568*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */
569*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
572*4882a593Smuzhiyun  * env, so we got 0x110000.
573*4882a593Smuzhiyun  */
574*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
575*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
576*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
577*4882a593Smuzhiyun /*
578*4882a593Smuzhiyun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
579*4882a593Smuzhiyun  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
580*4882a593Smuzhiyun  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
581*4882a593Smuzhiyun  */
582*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
583*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
584*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
585*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
586*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
587*4882a593Smuzhiyun #else
588*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
589*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
590*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR		0xEFF10000
591*4882a593Smuzhiyun #endif
592*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
593*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
594*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
597*4882a593Smuzhiyun #define CONFIG_FMAN_ENET
598*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
599*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE
600*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK
601*4882a593Smuzhiyun #define CONFIG_PHY_TERANETICS
602*4882a593Smuzhiyun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
603*4882a593Smuzhiyun #define SGMII_CARD_PORT2_PHY_ADDR 0x10
604*4882a593Smuzhiyun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
605*4882a593Smuzhiyun #define SGMII_CARD_PORT4_PHY_ADDR 0x11
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
609*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x01
610*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x02
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
613*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
614*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
615*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define CONFIG_MII		/* MII PHY management */
618*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
619*4882a593Smuzhiyun #endif
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /* Enable VSC9953 L2 Switch driver */
622*4882a593Smuzhiyun #define CONFIG_VSC9953
623*4882a593Smuzhiyun #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x14
624*4882a593Smuzhiyun #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x18
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun  * Dynamic MTD Partition support with mtdparts
628*4882a593Smuzhiyun  */
629*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
630*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD
631*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
632*4882a593Smuzhiyun 			"spi0=spife110000.0"
633*4882a593Smuzhiyun #define MTDPARTS_DEFAULT	"mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
634*4882a593Smuzhiyun 				"128k(dtb),96m(fs),-(user);"\
635*4882a593Smuzhiyun 				"fff800000.flash:2m(uboot),9m(kernel),"\
636*4882a593Smuzhiyun 				"128k(dtb),96m(fs),-(user);spife110000.0:" \
637*4882a593Smuzhiyun 				"2m(uboot),9m(kernel),128k(dtb),-(user)"
638*4882a593Smuzhiyun #endif
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /*
641*4882a593Smuzhiyun  * Environment
642*4882a593Smuzhiyun  */
643*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
644*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun /*
647*4882a593Smuzhiyun  * Miscellaneous configurable options
648*4882a593Smuzhiyun  */
649*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
650*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
651*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
652*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
656*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
657*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
658*4882a593Smuzhiyun  */
659*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
660*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB
663*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
664*4882a593Smuzhiyun #endif
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun  * Environment Configuration
668*4882a593Smuzhiyun  */
669*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
670*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
671*4882a593Smuzhiyun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /* default location for tftp and bootm */
674*4882a593Smuzhiyun #define CONFIG_LOADADDR		1000000
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #define __USB_PHY_TYPE	utmi
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS				\
679*4882a593Smuzhiyun 	"hwconfig=fsl_ddr:bank_intlv=auto;"			\
680*4882a593Smuzhiyun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
681*4882a593Smuzhiyun 	"netdev=eth0\0"						\
682*4882a593Smuzhiyun 	"video-mode=fslfb:1024x768-32@60,monitor=dvi\0"		\
683*4882a593Smuzhiyun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
684*4882a593Smuzhiyun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
685*4882a593Smuzhiyun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
686*4882a593Smuzhiyun 	"protect off $ubootaddr +$filesize && "			\
687*4882a593Smuzhiyun 	"erase $ubootaddr +$filesize && "			\
688*4882a593Smuzhiyun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
689*4882a593Smuzhiyun 	"protect on $ubootaddr +$filesize && "			\
690*4882a593Smuzhiyun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
691*4882a593Smuzhiyun 	"consoledev=ttyS0\0"					\
692*4882a593Smuzhiyun 	"ramdiskaddr=2000000\0"					\
693*4882a593Smuzhiyun 	"ramdiskfile=t1040qds/ramdisk.uboot\0"			\
694*4882a593Smuzhiyun 	"fdtaddr=1e00000\0"					\
695*4882a593Smuzhiyun 	"fdtfile=t1040qds/t1040qds.dtb\0"			\
696*4882a593Smuzhiyun 	"bdev=sda3\0"
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun #define CONFIG_LINUX                       \
699*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "            \
700*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"  \
701*4882a593Smuzhiyun 	"setenv ramdiskaddr 0x02000000;"               \
702*4882a593Smuzhiyun 	"setenv fdtaddr 0x00c00000;"		       \
703*4882a593Smuzhiyun 	"setenv loadaddr 0x1000000;"		       \
704*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun #define CONFIG_HDBOOT					\
707*4882a593Smuzhiyun 	"setenv bootargs root=/dev/$bdev rw "		\
708*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
709*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"			\
710*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"			\
711*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND			\
714*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "	\
715*4882a593Smuzhiyun 	"nfsroot=$serverip:$rootpath "		\
716*4882a593Smuzhiyun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
717*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
718*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"		\
719*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"		\
720*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND				\
723*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "		\
724*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
725*4882a593Smuzhiyun 	"tftp $ramdiskaddr $ramdiskfile;"		\
726*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"			\
727*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"			\
728*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h>
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #endif	/* __CONFIG_H */
735