1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * T1024/T1023 RDB board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __T1024RDB_H 12*4882a593Smuzhiyun #define __T1024RDB_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* High Level Configuration Options */ 15*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 16*4882a593Smuzhiyun #define CONFIG_MP /* support multiple processors */ 17*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 20*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 1 21*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 22*4882a593Smuzhiyun #endif 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 25*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* support deep sleep */ 30*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T1024 31*4882a593Smuzhiyun #define CONFIG_DEEP_SLEEP 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 35*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg 36*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 37*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 38*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x30001000 39*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 40*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x40000 41*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x28000 42*4882a593Smuzhiyun #define RESET_VECTOR_OFFSET 0x27FFC 43*4882a593Smuzhiyun #define BOOT_PAGE_OFFSET 0x27000 44*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 45*4882a593Smuzhiyun #define CONFIG_SPL_SKIP_RELOCATE 46*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR 47*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 48*4882a593Smuzhiyun #endif 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #ifdef CONFIG_NAND 51*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 52*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 53*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 54*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 55*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 56*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 57*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg 58*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 59*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg 60*4882a593Smuzhiyun #endif 61*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT 62*4882a593Smuzhiyun #endif 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH 65*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 66*4882a593Smuzhiyun #define CONFIG_SPL_SPI_FLASH_MINIMAL 67*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 68*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 69*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 70*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 71*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 72*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 73*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 74*4882a593Smuzhiyun #endif 75*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 76*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg 77*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 78*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg 79*4882a593Smuzhiyun #endif 80*4882a593Smuzhiyun #define CONFIG_SPL_SPI_BOOT 81*4882a593Smuzhiyun #endif 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 84*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 85*4882a593Smuzhiyun #define CONFIG_SPL_MMC_MINIMAL 86*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 87*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 88*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 89*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 90*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 91*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 92*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 93*4882a593Smuzhiyun #endif 94*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 95*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg 96*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 97*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg 98*4882a593Smuzhiyun #endif 99*4882a593Smuzhiyun #define CONFIG_SPL_MMC_BOOT 100*4882a593Smuzhiyun #endif 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #endif /* CONFIG_RAMBOOT_PBL */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 105*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 106*4882a593Smuzhiyun #endif 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 109*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 110*4882a593Smuzhiyun #endif 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 113*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 114*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 115*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 116*4882a593Smuzhiyun #endif 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* PCIe Boot - Master */ 119*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_MASTER 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * for slave u-boot IMAGE instored in master memory space, 122*4882a593Smuzhiyun * PHYS must be aligned based on the SIZE 123*4882a593Smuzhiyun */ 124*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 125*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 126*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 127*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 128*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 129*4882a593Smuzhiyun #else 130*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000 131*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000 132*4882a593Smuzhiyun #endif 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * for slave UCODE and ENV instored in master memory space, 135*4882a593Smuzhiyun * PHYS must be aligned based on the SIZE 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 138*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 139*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 140*4882a593Smuzhiyun #else 141*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000 142*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000 143*4882a593Smuzhiyun #endif 144*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 145*4882a593Smuzhiyun /* slave core release by master*/ 146*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 147*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* PCIe Boot - Slave */ 150*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 151*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 152*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 153*4882a593Smuzhiyun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 154*4882a593Smuzhiyun /* Set 1M boot space for PCIe boot */ 155*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 156*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 157*4882a593Smuzhiyun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 158*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 159*4882a593Smuzhiyun #endif 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 162*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 163*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 164*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 165*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 166*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 167*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 168*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 169*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 170*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 171*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 172*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x40000 173*4882a593Smuzhiyun #endif 174*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 175*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 176*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 177*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 178*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (512 * 0x800) 179*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 180*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 181*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 182*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 183*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE) 184*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 185*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 186*4882a593Smuzhiyun #endif 187*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 188*4882a593Smuzhiyun #define CONFIG_ENV_ADDR 0xffe20000 189*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 190*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE) 191*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 192*4882a593Smuzhiyun #else 193*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 194*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 195*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 196*4882a593Smuzhiyun #endif 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 199*4882a593Smuzhiyun unsigned long get_board_sys_clk(void); 200*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void); 201*4882a593Smuzhiyun #endif 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 100000000 204*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 100000000 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* 207*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING 210*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE 211*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 212*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 213*4882a593Smuzhiyun #define CONFIG_DDR_ECC 214*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 215*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 216*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 217*4882a593Smuzhiyun #endif 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 220*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 221*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* 224*4882a593Smuzhiyun * Config the L3 Cache as L3 SRAM 225*4882a593Smuzhiyun */ 226*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 227*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE (256 << 10) 228*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 229*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 230*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 231*4882a593Smuzhiyun #endif 232*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 233*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 234*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 235*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 238*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR 0xf0000000 239*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 240*4882a593Smuzhiyun #endif 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* EEPROM */ 243*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 244*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 245*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 0 246*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 247*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 248*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 249*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* 252*4882a593Smuzhiyun * DDR Setup 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 255*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 256*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 257*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 258*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 259*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE 260*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 261*4882a593Smuzhiyun #define CONFIG_DDR_SPD 262*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 263*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 264*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 265*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 266*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING 267*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 2048 268*4882a593Smuzhiyun #endif 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* 271*4882a593Smuzhiyun * IFC Definitions 272*4882a593Smuzhiyun */ 273*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xe8000000 274*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 275*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 276*4882a593Smuzhiyun #else 277*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 278*4882a593Smuzhiyun #endif 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 281*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 282*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 283*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 284*4882a593Smuzhiyun CSPR_V) 285*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* NOR Flash Timing Params */ 288*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 289*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 290*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 291*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \ 292*4882a593Smuzhiyun CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN) 293*4882a593Smuzhiyun #endif 294*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 295*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 296*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 297*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 298*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1A) |\ 299*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 300*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 301*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 302*4882a593Smuzhiyun FTIM2_NOR_TWPH(0x0E) | \ 303*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 304*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0x0 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 307*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 310*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 311*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 312*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 315*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB 318*4882a593Smuzhiyun /* CPLD on IFC */ 319*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE 0xffdf0000 320*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 321*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT (0xf) 322*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ 323*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 324*4882a593Smuzhiyun | CSPR_MSEL_GPCM \ 325*4882a593Smuzhiyun | CSPR_V) 326*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 327*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 0x0 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun /* CPLD Timing parameters for IFC CS2 */ 330*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 331*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x0e) | \ 332*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x0e)) 333*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 334*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 335*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 336*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 337*4882a593Smuzhiyun FTIM2_GPCM_TWP(0x1f)) 338*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 0x0 339*4882a593Smuzhiyun #endif 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* NAND Flash on IFC */ 342*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 343*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xff800000 344*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 345*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 346*4882a593Smuzhiyun #else 347*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 348*4882a593Smuzhiyun #endif 349*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 350*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 351*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 352*4882a593Smuzhiyun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 353*4882a593Smuzhiyun | CSPR_V) 354*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 357*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 358*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 359*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 360*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 361*4882a593Smuzhiyun | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 362*4882a593Smuzhiyun | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 363*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 364*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 365*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 366*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 367*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 368*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 369*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \ 370*4882a593Smuzhiyun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 371*4882a593Smuzhiyun | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \ 372*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 373*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 374*4882a593Smuzhiyun #endif 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 377*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */ 378*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 379*4882a593Smuzhiyun FTIM0_NAND_TWP(0x18) | \ 380*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x07) | \ 381*4882a593Smuzhiyun FTIM0_NAND_TWH(0x0a)) 382*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 383*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x39) | \ 384*4882a593Smuzhiyun FTIM1_NAND_TRR(0x0e) | \ 385*4882a593Smuzhiyun FTIM1_NAND_TRP(0x18)) 386*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 387*4882a593Smuzhiyun FTIM2_NAND_TREH(0x0a) | \ 388*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x1e)) 389*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 0x0 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW 11 392*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 393*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #if defined(CONFIG_NAND) 396*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 397*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 398*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 399*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 400*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 401*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 402*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 403*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 404*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 405*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 406*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 407*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 408*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 409*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 410*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 411*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 412*4882a593Smuzhiyun #else 413*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 414*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 415*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 416*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 417*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 418*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 419*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 420*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 421*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 422*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 423*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 424*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 425*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 426*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 427*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 428*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 429*4882a593Smuzhiyun #endif 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 432*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 433*4882a593Smuzhiyun #else 434*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 435*4882a593Smuzhiyun #endif 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) 438*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 439*4882a593Smuzhiyun #endif 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R 442*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define CONFIG_HWCONFIG 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* define to use L1 as initial stack */ 447*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM 448*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 449*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 450*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 451*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 452*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 453*4882a593Smuzhiyun /* The assembler doesn't like typecast */ 454*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 455*4882a593Smuzhiyun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 456*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 457*4882a593Smuzhiyun #else 458*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ 459*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 460*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 461*4882a593Smuzhiyun #endif 462*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 465*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 466*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 469*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* Serial Port */ 472*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 473*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 474*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 475*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 478*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 481*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 482*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 483*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun /* Video */ 486*4882a593Smuzhiyun #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */ 487*4882a593Smuzhiyun #ifdef CONFIG_FSL_DIU_FB 488*4882a593Smuzhiyun #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 489*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 490*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO 491*4882a593Smuzhiyun #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 492*4882a593Smuzhiyun /* 493*4882a593Smuzhiyun * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 494*4882a593Smuzhiyun * disable empty flash sector detection, which is I/O-intensive. 495*4882a593Smuzhiyun */ 496*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_EMPTY_INFO 497*4882a593Smuzhiyun #endif 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun /* I2C */ 500*4882a593Smuzhiyun #define CONFIG_SYS_I2C 501*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 502*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */ 503*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 504*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */ 505*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 506*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 507*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun #define I2C_PCA6408_BUS_NUM 1 510*4882a593Smuzhiyun #define I2C_PCA6408_ADDR 0x20 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun /* I2C bus multiplexer */ 513*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT 0x8 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun /* 516*4882a593Smuzhiyun * RTC configuration 517*4882a593Smuzhiyun */ 518*4882a593Smuzhiyun #define RTC 519*4882a593Smuzhiyun #define CONFIG_RTC_DS1337 1 520*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun /* 523*4882a593Smuzhiyun * eSPI - Enhanced SPI 524*4882a593Smuzhiyun */ 525*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_BAR 526*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 527*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE 0 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun /* 530*4882a593Smuzhiyun * General PCIe 531*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 532*4882a593Smuzhiyun */ 533*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 534*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 535*4882a593Smuzhiyun #define CONFIG_PCIE3 /* PCIE controller 3 */ 536*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T1040 537*4882a593Smuzhiyun #define CONFIG_PCIE4 /* PCIE controller 4 */ 538*4882a593Smuzhiyun #endif 539*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 540*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 541*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #ifdef CONFIG_PCI 544*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 545*4882a593Smuzhiyun #ifdef CONFIG_PCIE1 546*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 547*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 548*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 549*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 550*4882a593Smuzhiyun #else 551*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 552*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 553*4882a593Smuzhiyun #endif 554*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 555*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 556*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 557*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 558*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 559*4882a593Smuzhiyun #else 560*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 561*4882a593Smuzhiyun #endif 562*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 563*4882a593Smuzhiyun #endif 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 566*4882a593Smuzhiyun #ifdef CONFIG_PCIE2 567*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 568*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 569*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 570*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 571*4882a593Smuzhiyun #else 572*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 573*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000 574*4882a593Smuzhiyun #endif 575*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 576*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 577*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 578*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 579*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 580*4882a593Smuzhiyun #else 581*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 582*4882a593Smuzhiyun #endif 583*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 584*4882a593Smuzhiyun #endif 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 587*4882a593Smuzhiyun #ifdef CONFIG_PCIE3 588*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 589*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 590*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 591*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 592*4882a593Smuzhiyun #else 593*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 594*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 595*4882a593Smuzhiyun #endif 596*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 597*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 598*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 599*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 600*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 601*4882a593Smuzhiyun #else 602*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 603*4882a593Smuzhiyun #endif 604*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 605*4882a593Smuzhiyun #endif 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun /* controller 4, Base address 203000, to be removed */ 608*4882a593Smuzhiyun #ifdef CONFIG_PCIE4 609*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 610*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 611*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 612*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 613*4882a593Smuzhiyun #else 614*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000 615*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000 616*4882a593Smuzhiyun #endif 617*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 618*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 619*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 620*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 621*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 622*4882a593Smuzhiyun #else 623*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000 624*4882a593Smuzhiyun #endif 625*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 626*4882a593Smuzhiyun #endif 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 629*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /* 632*4882a593Smuzhiyun * USB 633*4882a593Smuzhiyun */ 634*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB 637*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 638*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 639*4882a593Smuzhiyun #endif 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun /* 642*4882a593Smuzhiyun * SDHC 643*4882a593Smuzhiyun */ 644*4882a593Smuzhiyun #ifdef CONFIG_MMC 645*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 646*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 647*4882a593Smuzhiyun #endif 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun /* Qman/Bman */ 650*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN 651*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 652*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS 10 653*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 654*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 655*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 656*4882a593Smuzhiyun #else 657*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 658*4882a593Smuzhiyun #endif 659*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 660*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 661*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 662*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 663*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 664*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 665*4882a593Smuzhiyun CONFIG_SYS_BMAN_CENA_SIZE) 666*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 667*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 668*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS 10 669*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 670*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 671*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 672*4882a593Smuzhiyun #else 673*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 674*4882a593Smuzhiyun #endif 675*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 676*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 677*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 678*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 679*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 680*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 681*4882a593Smuzhiyun CONFIG_SYS_QMAN_CENA_SIZE) 682*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 683*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB 688*4882a593Smuzhiyun #define CONFIG_QE 689*4882a593Smuzhiyun #define CONFIG_U_QE 690*4882a593Smuzhiyun #endif 691*4882a593Smuzhiyun /* Default address of microcode for the Linux FMan driver */ 692*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 693*4882a593Smuzhiyun /* 694*4882a593Smuzhiyun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 695*4882a593Smuzhiyun * env, so we got 0x110000. 696*4882a593Smuzhiyun */ 697*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 698*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 699*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0x130000 700*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 701*4882a593Smuzhiyun /* 702*4882a593Smuzhiyun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 703*4882a593Smuzhiyun * about 1MB (2048 blocks), Env is stored after the image, and the env size is 704*4882a593Smuzhiyun * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820). 705*4882a593Smuzhiyun */ 706*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 707*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 708*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 709*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 710*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 711*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 712*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 713*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE) 714*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 715*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 716*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE) 717*4882a593Smuzhiyun #endif 718*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 719*4882a593Smuzhiyun /* 720*4882a593Smuzhiyun * Slave has no ucode locally, it can fetch this from remote. When implementing 721*4882a593Smuzhiyun * in two corenet boards, slave's ucode could be stored in master's memory 722*4882a593Smuzhiyun * space, the address can be mapped from slave TLB->slave LAW-> 723*4882a593Smuzhiyun * slave SRIO or PCIE outbound window->master inbound window-> 724*4882a593Smuzhiyun * master LAW->the ucode address in master's memory space. 725*4882a593Smuzhiyun */ 726*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 727*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 728*4882a593Smuzhiyun #else 729*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 730*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 731*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000 732*4882a593Smuzhiyun #endif 733*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 734*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 735*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */ 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 738*4882a593Smuzhiyun #define CONFIG_FMAN_ENET 739*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G 740*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK 741*4882a593Smuzhiyun #define CONFIG_PHY_AQUANTIA 742*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB) 743*4882a593Smuzhiyun #define RGMII_PHY1_ADDR 0x2 744*4882a593Smuzhiyun #define RGMII_PHY2_ADDR 0x6 745*4882a593Smuzhiyun #define SGMII_AQR_PHY_ADDR 0x2 746*4882a593Smuzhiyun #define FM1_10GEC1_PHY_ADDR 0x1 747*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB) 748*4882a593Smuzhiyun #define RGMII_PHY1_ADDR 0x1 749*4882a593Smuzhiyun #define SGMII_RTK_PHY_ADDR 0x3 750*4882a593Smuzhiyun #define SGMII_AQR_PHY_ADDR 0x2 751*4882a593Smuzhiyun #endif 752*4882a593Smuzhiyun #endif 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET 755*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 756*4882a593Smuzhiyun #define CONFIG_ETHPRIME "FM1@DTSEC4" 757*4882a593Smuzhiyun #endif 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun /* 760*4882a593Smuzhiyun * Dynamic MTD Partition support with mtdparts 761*4882a593Smuzhiyun */ 762*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 763*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD 764*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 765*4882a593Smuzhiyun "spi0=spife110000.1" 766*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 767*4882a593Smuzhiyun "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 768*4882a593Smuzhiyun "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ 769*4882a593Smuzhiyun "1m(uboot),5m(kernel),128k(dtb),-(user)" 770*4882a593Smuzhiyun #endif 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun /* 773*4882a593Smuzhiyun * Environment 774*4882a593Smuzhiyun */ 775*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 776*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun /* 779*4882a593Smuzhiyun * Miscellaneous configurable options 780*4882a593Smuzhiyun */ 781*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 782*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 783*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 784*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun /* 787*4882a593Smuzhiyun * For booting Linux, the board info and command line data 788*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 789*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 790*4882a593Smuzhiyun */ 791*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 792*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB 795*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 796*4882a593Smuzhiyun #endif 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun /* 799*4882a593Smuzhiyun * Environment Configuration 800*4882a593Smuzhiyun */ 801*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 802*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 803*4882a593Smuzhiyun #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 804*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */ 805*4882a593Smuzhiyun #define __USB_PHY_TYPE utmi 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T1024 808*4882a593Smuzhiyun #define CONFIG_BOARDNAME t1024rdb 809*4882a593Smuzhiyun #define BANK_INTLV cs0_cs1 810*4882a593Smuzhiyun #else 811*4882a593Smuzhiyun #define CONFIG_BOARDNAME t1023rdb 812*4882a593Smuzhiyun #define BANK_INTLV null 813*4882a593Smuzhiyun #endif 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 816*4882a593Smuzhiyun "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 817*4882a593Smuzhiyun "bank_intlv=" __stringify(BANK_INTLV) "\0" \ 818*4882a593Smuzhiyun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ 819*4882a593Smuzhiyun "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \ 820*4882a593Smuzhiyun "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \ 821*4882a593Smuzhiyun __stringify(CONFIG_BOARDNAME) ".dtb\0" \ 822*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 823*4882a593Smuzhiyun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 824*4882a593Smuzhiyun "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \ 825*4882a593Smuzhiyun "netdev=eth0\0" \ 826*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot && " \ 827*4882a593Smuzhiyun "protect off $ubootaddr +$filesize && " \ 828*4882a593Smuzhiyun "erase $ubootaddr +$filesize && " \ 829*4882a593Smuzhiyun "cp.b $loadaddr $ubootaddr $filesize && " \ 830*4882a593Smuzhiyun "protect on $ubootaddr +$filesize && " \ 831*4882a593Smuzhiyun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 832*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 833*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 834*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 835*4882a593Smuzhiyun "bdev=sda3\0" 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun #define CONFIG_LINUX \ 838*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 839*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 840*4882a593Smuzhiyun "setenv ramdiskaddr 0x02000000;" \ 841*4882a593Smuzhiyun "setenv fdtaddr 0x00c00000;" \ 842*4882a593Smuzhiyun "setenv loadaddr 0x1000000;" \ 843*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 846*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 847*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 848*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 849*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 850*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 851*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 852*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun #endif /* __T1024RDB_H */ 859