xref: /OK3568_Linux_fs/u-boot/include/configs/T102xQDS.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * T1024/T1023 QDS board configuration file
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __T1024QDS_H
12*4882a593Smuzhiyun #define __T1024QDS_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* High Level Configuration Options */
15*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
16*4882a593Smuzhiyun #define CONFIG_MP			/* support multiple processors */
17*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
20*4882a593Smuzhiyun #define CONFIG_ADDR_MAP		1
21*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP	64	/* number of TLB1 entries */
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
25*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CONFIG_DEEP_SLEEP
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL
32*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
33*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE
34*4882a593Smuzhiyun #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
35*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x00201000
36*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
37*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO		0x40000
38*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		0x28000
39*4882a593Smuzhiyun #define RESET_VECTOR_OFFSET		0x27FFC
40*4882a593Smuzhiyun #define BOOT_PAGE_OFFSET		0x27000
41*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
42*4882a593Smuzhiyun #define CONFIG_SPL_SKIP_RELOCATE
43*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR
44*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #ifdef CONFIG_NAND
48*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
49*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
50*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
51*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
52*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
53*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg
54*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH
58*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
59*4882a593Smuzhiyun #define CONFIG_SPL_SPI_FLASH_MINIMAL
60*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
61*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
62*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
63*4882a593Smuzhiyun #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
64*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
65*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
66*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg
69*4882a593Smuzhiyun #define CONFIG_SPL_SPI_BOOT
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #ifdef CONFIG_SDCARD
73*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
74*4882a593Smuzhiyun #define CONFIG_SPL_MMC_MINIMAL
75*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
76*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
77*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
78*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
79*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
80*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
81*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg
84*4882a593Smuzhiyun #define CONFIG_SPL_MMC_BOOT
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #endif /* CONFIG_RAMBOOT_PBL */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
90*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xeff40000
91*4882a593Smuzhiyun #endif
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS
94*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
98*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
99*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
100*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
101*4882a593Smuzhiyun #endif
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* PCIe Boot - Master */
104*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_MASTER
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun  * for slave u-boot IMAGE instored in master memory space,
107*4882a593Smuzhiyun  * PHYS must be aligned based on the SIZE
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
110*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
111*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
112*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
113*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
114*4882a593Smuzhiyun #else
115*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
116*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * for slave UCODE and ENV instored in master memory space,
120*4882a593Smuzhiyun  * PHYS must be aligned based on the SIZE
121*4882a593Smuzhiyun  */
122*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
123*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
124*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS	 0x3ffe00000ull
125*4882a593Smuzhiyun #else
126*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
127*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE     0x40000 /* 256K */
130*4882a593Smuzhiyun /* slave core release by master*/
131*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
132*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* PCIe Boot - Slave */
135*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
136*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
137*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
138*4882a593Smuzhiyun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
139*4882a593Smuzhiyun /* Set 1M boot space for PCIe boot */
140*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
141*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
142*4882a593Smuzhiyun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
143*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
147*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
148*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS		0
149*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS		0
150*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ		10000000
151*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE		0
152*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000		/* 8KB */
153*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x100000	/* 1MB */
154*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		0x10000
155*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
156*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
157*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV		0
158*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
159*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(512 * 0x800)
160*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
161*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
162*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
163*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
164*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
165*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xffe20000
166*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
167*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE)
168*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
169*4882a593Smuzhiyun #else
170*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
171*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
172*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #ifndef __ASSEMBLY__
176*4882a593Smuzhiyun unsigned long get_board_sys_clk(void);
177*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void);
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
181*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING
187*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE
188*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
189*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
190*4882a593Smuzhiyun #define CONFIG_DDR_ECC
191*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC
192*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
193*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00200000 /* memtest works on */
197*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x00400000
198*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  *  Config the L3 Cache as L3 SRAM
202*4882a593Smuzhiyun  */
203*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
204*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE		(256 << 10)
205*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
206*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL
207*4882a593Smuzhiyun #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
210*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
211*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
212*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
215*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR		0xf0000000
216*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* EEPROM */
220*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
221*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
222*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM	0
223*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
224*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
225*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
226*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * DDR Setup
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
232*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
233*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
234*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
235*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
236*4882a593Smuzhiyun #define CONFIG_DDR_SPD
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM	0
239*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	0x51
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun  * IFC Definitions
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE	0xe0000000
247*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
248*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
249*4882a593Smuzhiyun #else
250*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
254*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
255*4882a593Smuzhiyun 				+ 0x8000000) | \
256*4882a593Smuzhiyun 				CSPR_PORT_SIZE_16 | \
257*4882a593Smuzhiyun 				CSPR_MSEL_NOR | \
258*4882a593Smuzhiyun 				CSPR_V)
259*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
260*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
261*4882a593Smuzhiyun 				CSPR_PORT_SIZE_16 | \
262*4882a593Smuzhiyun 				CSPR_MSEL_NOR | \
263*4882a593Smuzhiyun 				CSPR_V)
264*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
265*4882a593Smuzhiyun /* NOR Flash Timing Params */
266*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
267*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
268*4882a593Smuzhiyun 				FTIM0_NOR_TEADC(0x5) | \
269*4882a593Smuzhiyun 				FTIM0_NOR_TEAHC(0x5))
270*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
271*4882a593Smuzhiyun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
272*4882a593Smuzhiyun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
273*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
274*4882a593Smuzhiyun 				FTIM2_NOR_TCH(0x4) | \
275*4882a593Smuzhiyun 				FTIM2_NOR_TWPH(0x0E) | \
276*4882a593Smuzhiyun 				FTIM2_NOR_TWP(0x1c))
277*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3	0x0
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
280*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
283*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
284*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
285*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
288*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
289*4882a593Smuzhiyun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
290*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
291*4882a593Smuzhiyun #define QIXIS_BASE		0xffdf0000
292*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
293*4882a593Smuzhiyun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
294*4882a593Smuzhiyun #else
295*4882a593Smuzhiyun #define QIXIS_BASE_PHYS		QIXIS_BASE
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH		0x06
298*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK		0x0f
299*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT		0
300*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK		0x00
301*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK		0x04
302*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET		0x31
303*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
304*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
305*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
306*4882a593Smuzhiyun #define	QIXIS_RST_FORCE_MEM		0x01
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT	(0xf)
309*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
310*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 \
311*4882a593Smuzhiyun 				| CSPR_MSEL_GPCM \
312*4882a593Smuzhiyun 				| CSPR_V)
313*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
314*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3	0x0
315*4882a593Smuzhiyun /* QIXIS Timing parameters for IFC CS3 */
316*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
317*4882a593Smuzhiyun 					FTIM0_GPCM_TEADC(0x0e) | \
318*4882a593Smuzhiyun 					FTIM0_GPCM_TEAHC(0x0e))
319*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
320*4882a593Smuzhiyun 					FTIM1_GPCM_TRAD(0x3f))
321*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
322*4882a593Smuzhiyun 					FTIM2_GPCM_TCH(0x8) | \
323*4882a593Smuzhiyun 					FTIM2_GPCM_TWP(0x1f))
324*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3		0x0
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC
327*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xff800000
328*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
329*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
330*4882a593Smuzhiyun #else
331*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
334*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
335*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
336*4882a593Smuzhiyun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
337*4882a593Smuzhiyun 				| CSPR_V)
338*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
341*4882a593Smuzhiyun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
342*4882a593Smuzhiyun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
343*4882a593Smuzhiyun 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
344*4882a593Smuzhiyun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
345*4882a593Smuzhiyun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
346*4882a593Smuzhiyun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */
351*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
352*4882a593Smuzhiyun 					FTIM0_NAND_TWP(0x18)   | \
353*4882a593Smuzhiyun 					FTIM0_NAND_TWCHT(0x07) | \
354*4882a593Smuzhiyun 					FTIM0_NAND_TWH(0x0a))
355*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
356*4882a593Smuzhiyun 					FTIM1_NAND_TWBE(0x39)  | \
357*4882a593Smuzhiyun 					FTIM1_NAND_TRR(0x0e)   | \
358*4882a593Smuzhiyun 					FTIM1_NAND_TRP(0x18))
359*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
360*4882a593Smuzhiyun 					FTIM2_NAND_TREH(0x0a) | \
361*4882a593Smuzhiyun 					FTIM2_NAND_TWHRE(0x1e))
362*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3		0x0
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW		11
365*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
366*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #if defined(CONFIG_NAND)
371*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
372*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
373*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
374*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
375*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
376*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
377*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
378*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
379*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
380*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
381*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
382*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
383*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
384*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
385*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
386*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
387*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
388*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
389*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
390*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
391*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
392*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
393*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
394*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
395*4882a593Smuzhiyun #else
396*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
397*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
398*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
399*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
400*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
401*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
402*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
403*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
404*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
405*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
406*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
407*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
408*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
409*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
410*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
411*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
412*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
413*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
414*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
415*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
416*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
417*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
418*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
419*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
420*4882a593Smuzhiyun #endif
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
423*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
424*4882a593Smuzhiyun #else
425*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL)
429*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R
433*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define CONFIG_HWCONFIG
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* define to use L1 as initial stack */
438*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM
439*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK
440*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
441*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
442*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
443*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
444*4882a593Smuzhiyun /* The assembler doesn't like typecast */
445*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
446*4882a593Smuzhiyun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
447*4882a593Smuzhiyun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
448*4882a593Smuzhiyun #else
449*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
450*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
451*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
452*4882a593Smuzhiyun #endif
453*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
456*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
457*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
460*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* Serial Port */
463*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
464*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
465*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
466*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
469*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
472*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
473*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
474*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /* Video */
477*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T1024		/* no DIU on T1023 */
478*4882a593Smuzhiyun #define CONFIG_FSL_DIU_FB
479*4882a593Smuzhiyun #ifdef CONFIG_FSL_DIU_FB
480*4882a593Smuzhiyun #define CONFIG_FSL_DIU_CH7301
481*4882a593Smuzhiyun #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
482*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO
483*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO
484*4882a593Smuzhiyun #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
487*4882a593Smuzhiyun  * disable empty flash sector detection, which is I/O-intensive.
488*4882a593Smuzhiyun  */
489*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_EMPTY_INFO
490*4882a593Smuzhiyun #endif
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun /* I2C */
494*4882a593Smuzhiyun #define CONFIG_SYS_I2C
495*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
496*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	50000	/* I2C speed in Hz */
497*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
498*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	50000	/* I2C speed in Hz */
499*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
500*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
501*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR		0x77
504*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
505*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
506*4882a593Smuzhiyun #define I2C_RETIMER_ADDR		0x18
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* I2C bus multiplexer */
509*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT      0x8
510*4882a593Smuzhiyun #define I2C_MUX_CH_DIU		0xC
511*4882a593Smuzhiyun #define I2C_MUX_CH5		0xD
512*4882a593Smuzhiyun #define I2C_MUX_CH7		0xF
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /* LDI/DVI Encoder for display */
515*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LDI_ADDR	 0x38
516*4882a593Smuzhiyun #define CONFIG_SYS_I2C_DVI_ADDR	 0x75
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun  * RTC configuration
520*4882a593Smuzhiyun  */
521*4882a593Smuzhiyun #define RTC
522*4882a593Smuzhiyun #define CONFIG_RTC_DS3231	1
523*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR	0x68
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun  * eSPI - Enhanced SPI
527*4882a593Smuzhiyun  */
528*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
529*4882a593Smuzhiyun #endif
530*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_BAR
531*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED	 10000000
532*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE	  0
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun  * General PCIe
536*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
537*4882a593Smuzhiyun  */
538*4882a593Smuzhiyun #define CONFIG_PCIE1		/* PCIE controller 1 */
539*4882a593Smuzhiyun #define CONFIG_PCIE2		/* PCIE controller 2 */
540*4882a593Smuzhiyun #define CONFIG_PCIE3		/* PCIE controller 3 */
541*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
542*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
543*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #ifdef CONFIG_PCI
546*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
547*4882a593Smuzhiyun #ifdef CONFIG_PCIE1
548*4882a593Smuzhiyun #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
549*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
550*4882a593Smuzhiyun #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
551*4882a593Smuzhiyun #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
552*4882a593Smuzhiyun #else
553*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
554*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
555*4882a593Smuzhiyun #endif
556*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
557*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
558*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
559*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
560*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
561*4882a593Smuzhiyun #else
562*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
563*4882a593Smuzhiyun #endif
564*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
565*4882a593Smuzhiyun #endif
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */
568*4882a593Smuzhiyun #ifdef CONFIG_PCIE2
569*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
570*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
571*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
572*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
573*4882a593Smuzhiyun #else
574*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
575*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0x90000000
576*4882a593Smuzhiyun #endif
577*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
578*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
579*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
580*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
581*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
582*4882a593Smuzhiyun #else
583*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
584*4882a593Smuzhiyun #endif
585*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
586*4882a593Smuzhiyun #endif
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */
589*4882a593Smuzhiyun #ifdef CONFIG_PCIE3
590*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
591*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
592*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
593*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
594*4882a593Smuzhiyun #else
595*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
596*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
597*4882a593Smuzhiyun #endif
598*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
599*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
600*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
601*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
602*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
603*4882a593Smuzhiyun #else
604*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
605*4882a593Smuzhiyun #endif
606*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
610*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun  *SATA
614*4882a593Smuzhiyun  */
615*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2
616*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2
617*4882a593Smuzhiyun #define CONFIG_LIBATA
618*4882a593Smuzhiyun #define CONFIG_FSL_SATA
619*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE	1
620*4882a593Smuzhiyun #define CONFIG_SATA1
621*4882a593Smuzhiyun #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
622*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
623*4882a593Smuzhiyun #define CONFIG_LBA48
624*4882a593Smuzhiyun #endif
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun  * USB
628*4882a593Smuzhiyun  */
629*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
632*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
633*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
634*4882a593Smuzhiyun #endif
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun  * SDHC
638*4882a593Smuzhiyun  */
639*4882a593Smuzhiyun #ifdef CONFIG_MMC
640*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
641*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
642*4882a593Smuzhiyun #endif
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /* Qman/Bman */
645*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN
646*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
647*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS	10
648*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
649*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
650*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
651*4882a593Smuzhiyun #else
652*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
653*4882a593Smuzhiyun #endif
654*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
655*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
656*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
657*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
658*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
659*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
660*4882a593Smuzhiyun 					CONFIG_SYS_BMAN_CENA_SIZE)
661*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
662*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
663*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS	10
664*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
665*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
666*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
667*4882a593Smuzhiyun #else
668*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
669*4882a593Smuzhiyun #endif
670*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
671*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
672*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
673*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
674*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
675*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
676*4882a593Smuzhiyun 					CONFIG_SYS_QMAN_CENA_SIZE)
677*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
678*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #define CONFIG_QE
683*4882a593Smuzhiyun #define CONFIG_U_QE
684*4882a593Smuzhiyun /* Default address of microcode for the Linux FMan driver */
685*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
688*4882a593Smuzhiyun  * env, so we got 0x110000.
689*4882a593Smuzhiyun  */
690*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
691*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
692*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR	0x130000
693*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
696*4882a593Smuzhiyun  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
697*4882a593Smuzhiyun  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
698*4882a593Smuzhiyun  */
699*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
700*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
701*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
702*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
703*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
704*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR		(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
705*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR		(12 * CONFIG_SYS_NAND_BLOCK_SIZE)
706*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
707*4882a593Smuzhiyun /*
708*4882a593Smuzhiyun  * Slave has no ucode locally, it can fetch this from remote. When implementing
709*4882a593Smuzhiyun  * in two corenet boards, slave's ucode could be stored in master's memory
710*4882a593Smuzhiyun  * space, the address can be mapped from slave TLB->slave LAW->
711*4882a593Smuzhiyun  * slave SRIO or PCIE outbound window->master inbound window->
712*4882a593Smuzhiyun  * master LAW->the ucode address in master's memory space.
713*4882a593Smuzhiyun  */
714*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
715*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
716*4882a593Smuzhiyun #else
717*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
718*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
719*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR		0xEFE00000
720*4882a593Smuzhiyun #endif
721*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
722*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
723*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
726*4882a593Smuzhiyun #define CONFIG_FMAN_ENET
727*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
728*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE
729*4882a593Smuzhiyun #define CONFIG_PHY_REALTEK
730*4882a593Smuzhiyun #define CONFIG_PHY_TERANETICS
731*4882a593Smuzhiyun #define RGMII_PHY1_ADDR		0x1
732*4882a593Smuzhiyun #define RGMII_PHY2_ADDR		0x2
733*4882a593Smuzhiyun #define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
734*4882a593Smuzhiyun #define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
735*4882a593Smuzhiyun #define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
736*4882a593Smuzhiyun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
737*4882a593Smuzhiyun #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
738*4882a593Smuzhiyun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
739*4882a593Smuzhiyun #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
740*4882a593Smuzhiyun #endif
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
743*4882a593Smuzhiyun #define CONFIG_MII		/* MII PHY management */
744*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"FM1@DTSEC4"
745*4882a593Smuzhiyun #endif
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun /*
748*4882a593Smuzhiyun  * Dynamic MTD Partition support with mtdparts
749*4882a593Smuzhiyun  */
750*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
751*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD
752*4882a593Smuzhiyun #define MTDIDS_DEFAULT    "nor0=fe8000000.nor,nand0=fff800000.flash," \
753*4882a593Smuzhiyun 			  "spi0=spife110000.0"
754*4882a593Smuzhiyun #define MTDPARTS_DEFAULT  "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
755*4882a593Smuzhiyun 			  "128k(dtb),96m(fs),-(user);"\
756*4882a593Smuzhiyun 			  "fff800000.flash:2m(uboot),9m(kernel),"\
757*4882a593Smuzhiyun 			  "128k(dtb),96m(fs),-(user);spife110000.0:" \
758*4882a593Smuzhiyun 			  "2m(uboot),9m(kernel),128k(dtb),-(user)"
759*4882a593Smuzhiyun #endif
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun /*
762*4882a593Smuzhiyun  * Environment
763*4882a593Smuzhiyun  */
764*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
765*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun /*
768*4882a593Smuzhiyun  * Miscellaneous configurable options
769*4882a593Smuzhiyun  */
770*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
771*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
772*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
773*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
777*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
778*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
779*4882a593Smuzhiyun  */
780*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
781*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB
784*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /*
788*4882a593Smuzhiyun  * Environment Configuration
789*4882a593Smuzhiyun  */
790*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
791*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
792*4882a593Smuzhiyun #define CONFIG_UBOOTPATH	"u-boot.bin" /* U-Boot image on TFTP server */
793*4882a593Smuzhiyun #define CONFIG_LOADADDR		1000000 /* default location for tftp, bootm */
794*4882a593Smuzhiyun #define __USB_PHY_TYPE		utmi
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS				\
797*4882a593Smuzhiyun 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0"  \
798*4882a593Smuzhiyun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
799*4882a593Smuzhiyun 	"bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
800*4882a593Smuzhiyun 	"ramdiskfile=t1024qds/ramdisk.uboot\0"			\
801*4882a593Smuzhiyun 	"fdtfile=t1024qds/t1024qds.dtb\0"			\
802*4882a593Smuzhiyun 	"netdev=eth0\0"						\
803*4882a593Smuzhiyun 	"video-mode=fslfb:1024x768-32@60,monitor=dvi\0"		\
804*4882a593Smuzhiyun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
805*4882a593Smuzhiyun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
806*4882a593Smuzhiyun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
807*4882a593Smuzhiyun 	"protect off $ubootaddr +$filesize && "			\
808*4882a593Smuzhiyun 	"erase $ubootaddr +$filesize && "			\
809*4882a593Smuzhiyun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
810*4882a593Smuzhiyun 	"protect on $ubootaddr +$filesize && "			\
811*4882a593Smuzhiyun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
812*4882a593Smuzhiyun 	"consoledev=ttyS0\0"					\
813*4882a593Smuzhiyun 	"ramdiskaddr=2000000\0"					\
814*4882a593Smuzhiyun 	"fdtaddr=d00000\0"					\
815*4882a593Smuzhiyun 	"bdev=sda3\0"
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun #define CONFIG_LINUX					\
818*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "		\
819*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
820*4882a593Smuzhiyun 	"setenv ramdiskaddr 0x02000000;"		\
821*4882a593Smuzhiyun 	"setenv fdtaddr 0x00c00000;"			\
822*4882a593Smuzhiyun 	"setenv loadaddr 0x1000000;"			\
823*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND			\
826*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "	\
827*4882a593Smuzhiyun 	"nfsroot=$serverip:$rootpath "		\
828*4882a593Smuzhiyun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
829*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
830*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"		\
831*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"		\
832*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	CONFIG_LINUX
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h>
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun #endif	/* __T1024QDS_H */
839