1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2010-2011 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * P3041 DS board configuration file 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC 14*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2 15*4882a593Smuzhiyun #define CONFIG_PCIE3 16*4882a593Smuzhiyun #define CONFIG_PCIE4 17*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_RMAN 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define CONFIG_SYS_SRIO 20*4882a593Smuzhiyun #define CONFIG_SRIO1 /* SRIO port 1 */ 21*4882a593Smuzhiyun #define CONFIG_SRIO2 /* SRIO port 2 */ 22*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_MASTER 23*4882a593Smuzhiyun #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #include "corenet_ds.h" 26