xref: /OK3568_Linux_fs/u-boot/include/configs/P2041RDB.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * P2041 RDB board configuration file
9*4882a593Smuzhiyun  * Also supports P2040 RDB
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef __CONFIG_H
12*4882a593Smuzhiyun #define __CONFIG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL
15*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
16*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
17*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
18*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
22*4882a593Smuzhiyun /* Set 1M boot space */
23*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
24*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
25*4882a593Smuzhiyun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
26*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* High Level Configuration Options */
30*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
31*4882a593Smuzhiyun #define CONFIG_MP			/* support multiple processors */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
34*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xeff40000
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS
38*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
42*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
43*4882a593Smuzhiyun #define CONFIG_PCIE1			/* PCIE controller 1 */
44*4882a593Smuzhiyun #define CONFIG_PCIE2			/* PCIE controller 2 */
45*4882a593Smuzhiyun #define CONFIG_PCIE3			/* PCIE controller 3 */
46*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
47*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define CONFIG_SYS_SRIO
50*4882a593Smuzhiyun #define CONFIG_SRIO1			/* SRIO port 1 */
51*4882a593Smuzhiyun #define CONFIG_SRIO2			/* SRIO port 2 */
52*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_MASTER
53*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_RMAN		/* RMan */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #ifndef CONFIG_MTD_NOR_FLASH
58*4882a593Smuzhiyun #else
59*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
60*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
61*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
65*4882a593Smuzhiyun 	#define CONFIG_SYS_EXTRA_ENV_RELOC
66*4882a593Smuzhiyun 	#define CONFIG_ENV_SPI_BUS              0
67*4882a593Smuzhiyun 	#define CONFIG_ENV_SPI_CS               0
68*4882a593Smuzhiyun 	#define CONFIG_ENV_SPI_MAX_HZ           10000000
69*4882a593Smuzhiyun 	#define CONFIG_ENV_SPI_MODE             0
70*4882a593Smuzhiyun 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
71*4882a593Smuzhiyun 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
72*4882a593Smuzhiyun 	#define CONFIG_ENV_SECT_SIZE            0x10000
73*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
74*4882a593Smuzhiyun 	#define CONFIG_SYS_EXTRA_ENV_RELOC
75*4882a593Smuzhiyun 	#define CONFIG_FSL_FIXED_MMC_LOCATION
76*4882a593Smuzhiyun 	#define CONFIG_SYS_MMC_ENV_DEV          0
77*4882a593Smuzhiyun 	#define CONFIG_ENV_SIZE			0x2000
78*4882a593Smuzhiyun 	#define CONFIG_ENV_OFFSET		(512 * 1658)
79*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
80*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
81*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
82*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
83*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
84*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xffe20000
85*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
86*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE)
87*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
88*4882a593Smuzhiyun #else
89*4882a593Smuzhiyun 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
90*4882a593Smuzhiyun 			- CONFIG_ENV_SECT_SIZE)
91*4882a593Smuzhiyun 	#define CONFIG_ENV_SIZE		0x2000
92*4882a593Smuzhiyun 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #ifndef __ASSEMBLY__
96*4882a593Smuzhiyun unsigned long get_board_sys_clk(unsigned long dummy);
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING
104*4882a593Smuzhiyun #define CONFIG_BACKSIDE_L2_CACHE
105*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
106*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
111*4882a593Smuzhiyun #define CONFIG_ADDR_MAP
112*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
116*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
117*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x00400000
118*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun  *  Config the L3 Cache as L3 SRAM
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
124*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
125*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
126*4882a593Smuzhiyun 		CONFIG_RAMBOOT_TEXT_BASE)
127*4882a593Smuzhiyun #else
128*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE		(1024 << 10)
131*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
134*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR		0xf0000000
135*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* EEPROM */
139*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
140*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
141*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM	0
142*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
143*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * DDR Setup
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
149*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
150*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
153*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CONFIG_DDR_SPD
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM	0
158*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	0x52
159*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * Local Bus Definitions
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* Set the local bus clock 1/8 of platform clock */
166*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun  * This board doesn't have a promjet connector.
170*4882a593Smuzhiyun  * However, it uses commone corenet board LAW and TLB.
171*4882a593Smuzhiyun  * It is necessary to use the same start address with proper offset.
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xe0000000
174*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
175*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
176*4882a593Smuzhiyun #else
177*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BR_PRELIM \
181*4882a593Smuzhiyun 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
182*4882a593Smuzhiyun 		BR_PS_16 | BR_V)
183*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_OR_PRELIM \
184*4882a593Smuzhiyun 		((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
185*4882a593Smuzhiyun 		 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define CONFIG_FSL_CPLD
188*4882a593Smuzhiyun #define CPLD_BASE		0xffdf0000	/* CPLD registers */
189*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
190*4882a593Smuzhiyun #define CPLD_BASE_PHYS		0xfffdf0000ull
191*4882a593Smuzhiyun #else
192*4882a593Smuzhiyun #define CPLD_BASE_PHYS		CPLD_BASE
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
196*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define PIXIS_LBMAP_SWITCH	7
199*4882a593Smuzhiyun #define PIXIS_LBMAP_MASK	0xf0
200*4882a593Smuzhiyun #define PIXIS_LBMAP_SHIFT	4
201*4882a593Smuzhiyun #define PIXIS_LBMAP_ALTBANK	0x40
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
204*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
207*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
208*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
209*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL)
214*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC
218*4882a593Smuzhiyun /* Nand Flash */
219*4882a593Smuzhiyun #ifdef CONFIG_NAND_FSL_ELBC
220*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xffa00000
221*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
222*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
223*4882a593Smuzhiyun #else
224*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
228*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
229*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* NAND flash config */
232*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
233*4882a593Smuzhiyun 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
234*4882a593Smuzhiyun 			       | BR_PS_8	       /* Port Size = 8 bit */ \
235*4882a593Smuzhiyun 			       | BR_MS_FCM	       /* MSEL = FCM */ \
236*4882a593Smuzhiyun 			       | BR_V)		       /* valid */
237*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
238*4882a593Smuzhiyun 			       | OR_FCM_PGS	       /* Large Page*/ \
239*4882a593Smuzhiyun 			       | OR_FCM_CSCT \
240*4882a593Smuzhiyun 			       | OR_FCM_CST \
241*4882a593Smuzhiyun 			       | OR_FCM_CHT \
242*4882a593Smuzhiyun 			       | OR_FCM_SCY_1 \
243*4882a593Smuzhiyun 			       | OR_FCM_TRLX \
244*4882a593Smuzhiyun 			       | OR_FCM_EHTR)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #ifdef CONFIG_NAND
247*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
248*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
249*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
250*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
251*4882a593Smuzhiyun #else
252*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
253*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
254*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
255*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun #else
258*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
259*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
260*4882a593Smuzhiyun #endif /* CONFIG_NAND_FSL_ELBC */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
263*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
264*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
267*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define CONFIG_HWCONFIG
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* define to use L1 as initial stack */
272*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM
273*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK
274*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
275*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
276*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
277*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
278*4882a593Smuzhiyun /* The assembler doesn't like typecast */
279*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
280*4882a593Smuzhiyun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
281*4882a593Smuzhiyun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
282*4882a593Smuzhiyun #else
283*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
284*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
285*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
290*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
291*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
294*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8
297*4882a593Smuzhiyun  * open - index 2
298*4882a593Smuzhiyun  * shorted - index 1
299*4882a593Smuzhiyun  */
300*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
301*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
302*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
303*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
306*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
309*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
310*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
311*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* I2C */
314*4882a593Smuzhiyun #define CONFIG_SYS_I2C
315*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
316*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
317*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
318*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
319*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000
320*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
321*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun  * RapidIO
325*4882a593Smuzhiyun  */
326*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
327*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
328*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
329*4882a593Smuzhiyun #else
330*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
335*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
336*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
337*4882a593Smuzhiyun #else
338*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun  * for slave u-boot IMAGE instored in master memory space,
344*4882a593Smuzhiyun  * PHYS must be aligned based on the SIZE
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
347*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
348*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
349*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  * for slave UCODE and ENV instored in master memory space,
352*4882a593Smuzhiyun  * PHYS must be aligned based on the SIZE
353*4882a593Smuzhiyun  */
354*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
355*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
356*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* slave core release by master*/
359*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
360*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * SRIO_PCIE_BOOT - SLAVE
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
366*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
367*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
368*4882a593Smuzhiyun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun  * eSPI - Enhanced SPI
373*4882a593Smuzhiyun  */
374*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED         10000000
375*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE          0
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun  * General PCI
379*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
380*4882a593Smuzhiyun  */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
383*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
384*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
385*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
386*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
387*4882a593Smuzhiyun #else
388*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
389*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
392*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
393*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
394*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
395*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
396*4882a593Smuzhiyun #else
397*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
398*4882a593Smuzhiyun #endif
399*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */
402*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
403*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
404*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
405*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
406*4882a593Smuzhiyun #else
407*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
408*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
411*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
412*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
413*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
414*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
415*4882a593Smuzhiyun #else
416*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
417*4882a593Smuzhiyun #endif
418*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */
421*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
422*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
423*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
424*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
425*4882a593Smuzhiyun #else
426*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
427*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
430*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
431*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
432*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
433*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
434*4882a593Smuzhiyun #else
435*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* Qman/Bman */
440*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
441*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS	10
442*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
443*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
444*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
445*4882a593Smuzhiyun #else
446*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
449*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
450*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
451*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
452*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
453*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
454*4882a593Smuzhiyun 					CONFIG_SYS_BMAN_CENA_SIZE)
455*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
456*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
457*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS	10
458*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
459*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
460*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
461*4882a593Smuzhiyun #else
462*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
463*4882a593Smuzhiyun #endif
464*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
465*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
466*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
467*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
468*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
469*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
470*4882a593Smuzhiyun 					CONFIG_SYS_QMAN_CENA_SIZE)
471*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
472*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN
475*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME
476*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */
477*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
478*4882a593Smuzhiyun /*
479*4882a593Smuzhiyun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
480*4882a593Smuzhiyun  * env, so we got 0x110000.
481*4882a593Smuzhiyun  */
482*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
483*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
484*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
487*4882a593Smuzhiyun  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
488*4882a593Smuzhiyun  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
489*4882a593Smuzhiyun  */
490*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
491*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
492*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
493*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
494*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
495*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun  * Slave has no ucode locally, it can fetch this from remote. When implementing
498*4882a593Smuzhiyun  * in two corenet boards, slave's ucode could be stored in master's memory
499*4882a593Smuzhiyun  * space, the address can be mapped from slave TLB->slave LAW->
500*4882a593Smuzhiyun  * slave SRIO or PCIE outbound window->master inbound window->
501*4882a593Smuzhiyun  * master LAW->the ucode address in master's memory space.
502*4882a593Smuzhiyun  */
503*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
504*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
505*4882a593Smuzhiyun #else
506*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
507*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
508*4882a593Smuzhiyun #endif
509*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
510*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
513*4882a593Smuzhiyun #define CONFIG_FMAN_ENET
514*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
515*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE
516*4882a593Smuzhiyun #define CONFIG_PHY_TERANETICS
517*4882a593Smuzhiyun #endif
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun #ifdef CONFIG_PCI
520*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
523*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /* SATA */
526*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2
529*4882a593Smuzhiyun #define CONFIG_FSL_SATA
530*4882a593Smuzhiyun #define CONFIG_LIBATA
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE	2
533*4882a593Smuzhiyun #define CONFIG_SATA1
534*4882a593Smuzhiyun #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
535*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
536*4882a593Smuzhiyun #define CONFIG_SATA2
537*4882a593Smuzhiyun #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
538*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #define CONFIG_LBA48
541*4882a593Smuzhiyun #endif
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
544*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
545*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
546*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
547*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
548*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
551*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
552*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
553*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	0
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define CONFIG_SYS_TBIPA_VALUE	8
558*4882a593Smuzhiyun #define CONFIG_MII		/* MII PHY management */
559*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
560*4882a593Smuzhiyun #endif
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun  * Environment
564*4882a593Smuzhiyun  */
565*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
566*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun  * Command line configuration.
570*4882a593Smuzhiyun  */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * USB
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB
576*4882a593Smuzhiyun #define CONFIG_HAS_FSL_MPH_USB
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
579*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
580*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
581*4882a593Smuzhiyun #endif
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun #ifdef CONFIG_MMC
584*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
585*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
586*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun /*
590*4882a593Smuzhiyun  * Miscellaneous configurable options
591*4882a593Smuzhiyun  */
592*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
593*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
594*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
595*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
599*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
600*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
601*4882a593Smuzhiyun  */
602*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
603*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB
606*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /*
610*4882a593Smuzhiyun  * Environment Configuration
611*4882a593Smuzhiyun  */
612*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
613*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
614*4882a593Smuzhiyun #define CONFIG_UBOOTPATH	u-boot.bin
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun /* default location for tftp and bootm */
617*4882a593Smuzhiyun #define CONFIG_LOADADDR		1000000
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun #define __USB_PHY_TYPE	utmi
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS				\
622*4882a593Smuzhiyun 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
623*4882a593Smuzhiyun 	"bank_intlv=cs0_cs1\0"					\
624*4882a593Smuzhiyun 	"netdev=eth0\0"						\
625*4882a593Smuzhiyun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
626*4882a593Smuzhiyun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"		\
627*4882a593Smuzhiyun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
628*4882a593Smuzhiyun 	"protect off $ubootaddr +$filesize && "			\
629*4882a593Smuzhiyun 	"erase $ubootaddr +$filesize && "			\
630*4882a593Smuzhiyun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
631*4882a593Smuzhiyun 	"protect on $ubootaddr +$filesize && "			\
632*4882a593Smuzhiyun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
633*4882a593Smuzhiyun 	"consoledev=ttyS0\0"					\
634*4882a593Smuzhiyun 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
635*4882a593Smuzhiyun 	"usb_dr_mode=host\0"					\
636*4882a593Smuzhiyun 	"ramdiskaddr=2000000\0"					\
637*4882a593Smuzhiyun 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
638*4882a593Smuzhiyun 	"fdtaddr=1e00000\0"					\
639*4882a593Smuzhiyun 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
640*4882a593Smuzhiyun 	"bdev=sda3\0"
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #define CONFIG_HDBOOT					\
643*4882a593Smuzhiyun 	"setenv bootargs root=/dev/$bdev rw "		\
644*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
645*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"			\
646*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"			\
647*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND			\
650*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "	\
651*4882a593Smuzhiyun 	"nfsroot=$serverip:$rootpath "		\
652*4882a593Smuzhiyun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
653*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
654*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"		\
655*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"		\
656*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND				\
659*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "		\
660*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
661*4882a593Smuzhiyun 	"tftp $ramdiskaddr $ramdiskfile;"		\
662*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"			\
663*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"			\
664*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h>
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun #endif	/* __CONFIG_H */
671