1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2006, 2010-2011 Freescale Semiconductor. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun /* 10*4882a593Smuzhiyun * MPC8641HPCN board configuration file 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Make sure you change the MAC address and other network params first, 13*4882a593Smuzhiyun * search for CONFIG_SERVERIP, etc. in this file. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef __CONFIG_H 17*4882a593Smuzhiyun #define __CONFIG_H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* High Level Configuration Options */ 20*4882a593Smuzhiyun #define CONFIG_MP 1 /* support multiple processors */ 21*4882a593Smuzhiyun #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 22*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 1 /* Use addr map */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * default CCSRBAR is at 0xff700000 26*4882a593Smuzhiyun * assume U-Boot is less than 0.5MB 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff00000 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #ifdef RUN_DIAG 31*4882a593Smuzhiyun #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * virtual address to be used for temporary mappings. There 36*4882a593Smuzhiyun * should be 128k free at this VA. 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun #define CONFIG_SYS_SCRATCH_VA 0xe0000000 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define CONFIG_SYS_SRIO 41*4882a593Smuzhiyun #define CONFIG_SRIO1 /* SRIO port 1 */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */ 44*4882a593Smuzhiyun #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */ 45*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 46*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 49*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 52*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 53*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define CONFIG_ALTIVEC 1 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* 58*4882a593Smuzhiyun * L2CR setup -- make sure this is right for your board! 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun #define CONFIG_SYS_L2 61*4882a593Smuzhiyun #define L2_INIT 0 62*4882a593Smuzhiyun #define L2_ENABLE (L2CR_L2E) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 65*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 66*4882a593Smuzhiyun extern unsigned long get_board_sys_clk(unsigned long dummy); 67*4882a593Smuzhiyun #endif 68*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 72*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 75*4882a593Smuzhiyun * With the exception of PCI Memory and Rapid IO, most devices will simply 76*4882a593Smuzhiyun * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA 77*4882a593Smuzhiyun * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0. 78*4882a593Smuzhiyun */ 79*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 80*4882a593Smuzhiyun #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f 81*4882a593Smuzhiyun #else 82*4882a593Smuzhiyun #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000 83*4882a593Smuzhiyun #endif 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* 86*4882a593Smuzhiyun * Base addresses -- Note these are effective addresses where the 87*4882a593Smuzhiyun * actual resources get mapped (not physical addresses) 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 90*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Physical addresses */ 93*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 94*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH 95*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS \ 96*4882a593Smuzhiyun PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ 97*4882a593Smuzhiyun CONFIG_SYS_CCSRBAR_PHYS_HIGH) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* 102*4882a593Smuzhiyun * DDR Setup 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE 105*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 106*4882a593Smuzhiyun #define CONFIG_DDR_SPD 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 109*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 112*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 113*4882a593Smuzhiyun #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 114*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 117*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* 120*4882a593Smuzhiyun * I2C addresses of SPD EEPROMs 121*4882a593Smuzhiyun */ 122*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 123*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ 124*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ 125*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* 128*4882a593Smuzhiyun * These are used when DDR doesn't use SPD. 129*4882a593Smuzhiyun */ 130*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 131*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 132*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 133*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 134*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 0x00260802 135*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x39357322 136*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 137*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1 0x00480432 138*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2 0x00000000 139*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL 0x06090100 140*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 141*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 142*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 143*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 144*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 145*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL2 0x04400000 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 148*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 149*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 150*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 151*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */ 154*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE 155*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS \ 156*4882a593Smuzhiyun PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ 157*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 162*4882a593Smuzhiyun | 0x00001001) /* port size 16bit */ 163*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/ 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \ 166*4882a593Smuzhiyun | 0x00001001) /* port size 16bit */ 167*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */ 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \ 170*4882a593Smuzhiyun | 0x00000801) /* port size 8bit */ 171*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* 174*4882a593Smuzhiyun * The LBC_BASE is the base of the region that contains the PIXIS and the CF. 175*4882a593Smuzhiyun * The PIXIS and CF by themselves aren't large enough to take up the 128k 176*4882a593Smuzhiyun * required for the smallest BAT mapping, so there's a 64k hole. 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun #define CONFIG_SYS_LBC_BASE 0xffde0000 179*4882a593Smuzhiyun #define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 182*4882a593Smuzhiyun #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000) 183*4882a593Smuzhiyun #define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000) 184*4882a593Smuzhiyun #define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \ 185*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) 186*4882a593Smuzhiyun #define PIXIS_SIZE 0x00008000 /* 32k */ 187*4882a593Smuzhiyun #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 188*4882a593Smuzhiyun #define PIXIS_VER 0x1 /* Board version at offset 1 */ 189*4882a593Smuzhiyun #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 190*4882a593Smuzhiyun #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 191*4882a593Smuzhiyun #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ 192*4882a593Smuzhiyun #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 193*4882a593Smuzhiyun #define PIXIS_VCTL 0x10 /* VELA Control Register */ 194*4882a593Smuzhiyun #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 195*4882a593Smuzhiyun #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 196*4882a593Smuzhiyun #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 197*4882a593Smuzhiyun #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 198*4882a593Smuzhiyun #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 199*4882a593Smuzhiyun #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 200*4882a593Smuzhiyun #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 201*4882a593Smuzhiyun #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 202*4882a593Smuzhiyun #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 203*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ 206*4882a593Smuzhiyun #define CF_BASE (PIXIS_BASE + PIXIS_SIZE) 207*4882a593Smuzhiyun #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 210*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 213*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 214*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 215*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 216*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 219*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 220*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 223*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 224*4882a593Smuzhiyun #else 225*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 226*4882a593Smuzhiyun #endif 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) 229*4882a593Smuzhiyun #undef CONFIG_SPD_EEPROM 230*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 256 231*4882a593Smuzhiyun #endif 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 236*4882a593Smuzhiyun #ifndef CONFIG_SYS_INIT_RAM_LOCK 237*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 238*4882a593Smuzhiyun #else 239*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 240*4882a593Smuzhiyun #endif 241*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 244*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 247*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* Serial Port */ 250*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 251*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 252*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 253*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 256*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 259*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* 262*4882a593Smuzhiyun * I2C 263*4882a593Smuzhiyun */ 264*4882a593Smuzhiyun #define CONFIG_SYS_I2C 265*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 266*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 267*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 268*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 269*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* 272*4882a593Smuzhiyun * RapidIO MMU 273*4882a593Smuzhiyun */ 274*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */ 275*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 276*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000 277*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c 278*4882a593Smuzhiyun #else 279*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE 280*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000 281*4882a593Smuzhiyun #endif 282*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS \ 283*4882a593Smuzhiyun PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ 284*4882a593Smuzhiyun CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) 285*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* 288*4882a593Smuzhiyun * General PCI 289*4882a593Smuzhiyun * Addresses are mapped 1-1. 290*4882a593Smuzhiyun */ 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "ULI" 293*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 294*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 295*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 296*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000 297*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c 298*4882a593Smuzhiyun #else 299*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT 300*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT 301*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000 302*4882a593Smuzhiyun #endif 303*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS \ 304*4882a593Smuzhiyun PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ 305*4882a593Smuzhiyun CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) 306*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 307*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 308*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 309*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT 310*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS \ 311*4882a593Smuzhiyun PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ 312*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) 313*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */ 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 316*4882a593Smuzhiyun /* 317*4882a593Smuzhiyun * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT. 318*4882a593Smuzhiyun * This will increase the amount of PCI address space available for 319*4882a593Smuzhiyun * for mapping RAM. 320*4882a593Smuzhiyun */ 321*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS 322*4882a593Smuzhiyun #else 323*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \ 324*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_MEM_SIZE) 325*4882a593Smuzhiyun #endif 326*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \ 327*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_MEM_SIZE) 328*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \ 329*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_MEM_SIZE) 330*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 331*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \ 332*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_MEM_SIZE) 333*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 334*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 335*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \ 336*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_IO_SIZE) 337*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \ 338*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_IO_SIZE) 339*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \ 340*4882a593Smuzhiyun + CONFIG_SYS_PCIE1_IO_SIZE) 341*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #if defined(CONFIG_PCI) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #undef CONFIG_EEPRO100 348*4882a593Smuzhiyun #undef CONFIG_TULIP 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun /************************************************************ 351*4882a593Smuzhiyun * USB support 352*4882a593Smuzhiyun ************************************************************/ 353*4882a593Smuzhiyun #define CONFIG_PCI_OHCI 1 354*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW 1 355*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 356*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 357*4882a593Smuzhiyun #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /*PCIE video card used*/ 360*4882a593Smuzhiyun #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /*PCI video card used*/ 363*4882a593Smuzhiyun /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/ 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* video */ 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #if defined(CONFIG_VIDEO) 368*4882a593Smuzhiyun #define CONFIG_BIOSEMU 369*4882a593Smuzhiyun #define CONFIG_ATI_RADEON_FB 370*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 371*4882a593Smuzhiyun #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT 372*4882a593Smuzhiyun #endif 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI 379*4882a593Smuzhiyun #define CONFIG_LIBATA 380*4882a593Smuzhiyun #define CONFIG_SATA_ULI5288 381*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 382*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN 1 383*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 384*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 385*4882a593Smuzhiyun #endif 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define CONFIG_TSEC1 1 394*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 395*4882a593Smuzhiyun #define CONFIG_TSEC2 1 396*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 397*4882a593Smuzhiyun #define CONFIG_TSEC3 1 398*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC3" 399*4882a593Smuzhiyun #define CONFIG_TSEC4 1 400*4882a593Smuzhiyun #define CONFIG_TSEC4_NAME "eTSEC4" 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 403*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 1 404*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 2 405*4882a593Smuzhiyun #define TSEC4_PHY_ADDR 3 406*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 407*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 408*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 409*4882a593Smuzhiyun #define TSEC4_PHYIDX 0 410*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 411*4882a593Smuzhiyun #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 412*4882a593Smuzhiyun #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 413*4882a593Smuzhiyun #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 420*4882a593Smuzhiyun #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8) 421*4882a593Smuzhiyun #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2) 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun /* Put physical address into the BAT format */ 424*4882a593Smuzhiyun #define BAT_PHYS_ADDR(low, high) \ 425*4882a593Smuzhiyun (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high)) 426*4882a593Smuzhiyun /* Convert high/low pairs to actual 64-bit value */ 427*4882a593Smuzhiyun #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32)) 428*4882a593Smuzhiyun #else 429*4882a593Smuzhiyun /* 32-bit systems just ignore the "high" bits */ 430*4882a593Smuzhiyun #define BAT_PHYS_ADDR(low, high) (low) 431*4882a593Smuzhiyun #define PAIRED_PHYS_TO_PHYS(low, high) (low) 432*4882a593Smuzhiyun #endif 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* 435*4882a593Smuzhiyun * BAT0 DDR 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 438*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun /* 441*4882a593Smuzhiyun * BAT1 LBC (PIXIS/CF) 442*4882a593Smuzhiyun */ 443*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ 444*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) \ 445*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT | \ 446*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 447*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \ 448*4882a593Smuzhiyun | BATU_VS | BATU_VP) 449*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ 450*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) \ 451*4882a593Smuzhiyun | BATL_PP_RW | BATL_MEMCOHERENCE) 452*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* if CONFIG_PCI: 455*4882a593Smuzhiyun * BAT2 PCIE1 and PCIE1 MEM 456*4882a593Smuzhiyun * if CONFIG_RIO 457*4882a593Smuzhiyun * BAT2 Rapidio Memory 458*4882a593Smuzhiyun */ 459*4882a593Smuzhiyun #ifdef CONFIG_PCI 460*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 461*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ 462*4882a593Smuzhiyun CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ 463*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 464*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 465*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \ 466*4882a593Smuzhiyun | BATU_VS | BATU_VP) 467*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ 468*4882a593Smuzhiyun CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ 469*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 470*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 471*4882a593Smuzhiyun #else /* CONFIG_RIO */ 472*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ 473*4882a593Smuzhiyun CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ 474*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT | \ 475*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 476*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \ 477*4882a593Smuzhiyun | BATU_VS | BATU_VP) 478*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ 479*4882a593Smuzhiyun CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ 480*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 481*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 482*4882a593Smuzhiyun #endif 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /* 485*4882a593Smuzhiyun * BAT3 CCSR Space 486*4882a593Smuzhiyun */ 487*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ 488*4882a593Smuzhiyun CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 489*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 490*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 491*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \ 492*4882a593Smuzhiyun | BATU_VP) 493*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ 494*4882a593Smuzhiyun CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 495*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 496*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 499*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 500*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 501*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 502*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 503*4882a593Smuzhiyun | BATU_BL_1M | BATU_VS | BATU_VP) 504*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 505*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 506*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 507*4882a593Smuzhiyun #endif 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun /* 510*4882a593Smuzhiyun * BAT4 PCIE1_IO and PCIE2_IO 511*4882a593Smuzhiyun */ 512*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ 513*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) \ 514*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 515*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 516*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \ 517*4882a593Smuzhiyun | BATU_VS | BATU_VP) 518*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ 519*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) \ 520*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 521*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* 524*4882a593Smuzhiyun * BAT5 Init RAM for stack in the CPU DCache (no backing memory) 525*4882a593Smuzhiyun */ 526*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 527*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 528*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 529*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun /* 532*4882a593Smuzhiyun * BAT6 FLASH 533*4882a593Smuzhiyun */ 534*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ 535*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) \ 536*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 537*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 538*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \ 539*4882a593Smuzhiyun | BATU_VP) 540*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ 541*4882a593Smuzhiyun CONFIG_SYS_PHYS_ADDR_HIGH) \ 542*4882a593Smuzhiyun | BATL_PP_RW | BATL_MEMCOHERENCE) 543*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* Map the last 1M of flash where we're running from reset */ 546*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 547*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 548*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 549*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 550*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 551*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun /* 554*4882a593Smuzhiyun * BAT7 FREE - used later for tmp mappings 555*4882a593Smuzhiyun */ 556*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L 0x00000000 557*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U 0x00000000 558*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L 0x00000000 559*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U 0x00000000 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun /* 562*4882a593Smuzhiyun * Environment 563*4882a593Smuzhiyun */ 564*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT 565*4882a593Smuzhiyun #define CONFIG_ENV_ADDR \ 566*4882a593Smuzhiyun (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 567*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 568*4882a593Smuzhiyun #else 569*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 570*4882a593Smuzhiyun #endif 571*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 574*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun /* 577*4882a593Smuzhiyun * BOOTP options 578*4882a593Smuzhiyun */ 579*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 580*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 581*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 582*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun /* 587*4882a593Smuzhiyun * Miscellaneous configurable options 588*4882a593Smuzhiyun */ 589*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 590*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 591*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* 594*4882a593Smuzhiyun * For booting Linux, the board info and command line data 595*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 596*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 597*4882a593Smuzhiyun */ 598*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ 599*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 602*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 603*4882a593Smuzhiyun #endif 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun /* 606*4882a593Smuzhiyun * Environment Configuration 607*4882a593Smuzhiyun */ 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 1 610*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 1 611*4882a593Smuzhiyun #define CONFIG_HAS_ETH2 1 612*4882a593Smuzhiyun #define CONFIG_HAS_ETH3 1 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #define CONFIG_IPADDR 192.168.1.100 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun #define CONFIG_HOSTNAME unknown 617*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 618*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 619*4882a593Smuzhiyun #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun #define CONFIG_SERVERIP 192.168.1.1 622*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.1.1 623*4882a593Smuzhiyun #define CONFIG_NETMASK 255.255.255.0 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* default location for tftp and bootm */ 626*4882a593Smuzhiyun #define CONFIG_LOADADDR 0x10000000 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 629*4882a593Smuzhiyun "netdev=eth0\0" \ 630*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 631*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; " \ 632*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 633*4882a593Smuzhiyun " +$filesize; " \ 634*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 635*4882a593Smuzhiyun " +$filesize; " \ 636*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 637*4882a593Smuzhiyun " $filesize; " \ 638*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 639*4882a593Smuzhiyun " +$filesize; " \ 640*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 641*4882a593Smuzhiyun " $filesize\0" \ 642*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 643*4882a593Smuzhiyun "ramdiskaddr=0x18000000\0" \ 644*4882a593Smuzhiyun "ramdiskfile=your.ramdisk.u-boot\0" \ 645*4882a593Smuzhiyun "fdtaddr=0x17c00000\0" \ 646*4882a593Smuzhiyun "fdtfile=mpc8641_hpcn.dtb\0" \ 647*4882a593Smuzhiyun "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \ 648*4882a593Smuzhiyun "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \ 649*4882a593Smuzhiyun "maxcpus=2" 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 652*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 653*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 654*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 655*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 656*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 657*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 658*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 661*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 662*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 663*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 664*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 665*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 666*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #endif /* __CONFIG_H */ 671