1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2007-2011 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * MPC8610HPCD board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* High Level Configuration Options */ 15*4882a593Smuzhiyun #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff00000 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* video */ 20*4882a593Smuzhiyun #define CONFIG_FSL_DIU_FB 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifdef CONFIG_FSL_DIU_FB 23*4882a593Smuzhiyun #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000) 24*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 25*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO 26*4882a593Smuzhiyun #endif 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifdef RUN_DIAG 29*4882a593Smuzhiyun #define CONFIG_SYS_DIAG_ADDR 0xff800000 30*4882a593Smuzhiyun #endif 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* 33*4882a593Smuzhiyun * virtual address to be used for temporary mappings. There 34*4882a593Smuzhiyun * should be 128k free at this VA. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun #define CONFIG_SYS_SCRATCH_VA 0xc0000000 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define CONFIG_PCI1 1 /* PCI controller 1 */ 39*4882a593Smuzhiyun #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */ 40*4882a593Smuzhiyun #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */ 41*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 42*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 43*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 46*4882a593Smuzhiyun #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 49*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */ 50*4882a593Smuzhiyun #define CONFIG_ALTIVEC 1 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* 53*4882a593Smuzhiyun * L2CR setup -- make sure this is right for your board! 54*4882a593Smuzhiyun */ 55*4882a593Smuzhiyun #define CONFIG_SYS_L2 56*4882a593Smuzhiyun #define L2_INIT 0 57*4882a593Smuzhiyun #define L2_ENABLE (L2CR_L2E |0x00100000 ) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 60*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 61*4882a593Smuzhiyun #endif 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 1 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 66*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* 69*4882a593Smuzhiyun * Base addresses -- Note these are effective addresses where the 70*4882a593Smuzhiyun * actual resources get mapped (not physical addresses) 71*4882a593Smuzhiyun */ 72*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 73*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 76*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 77*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* DDR Setup */ 80*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 81*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD for DDR */ 82*4882a593Smuzhiyun #define CONFIG_DDR_SPD 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 85*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 88*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 89*4882a593Smuzhiyun #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 90*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 93*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* These are used when DDR doesn't use SPD. */ 98*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #if 0 /* TODO */ 101*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 102*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 103*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 104*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 0x00260802 105*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 106*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 107*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1 0x00480432 108*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2 0x00000000 109*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL 0x06180100 110*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 111*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 112*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 114*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 115*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL2 0x04400010 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000 118*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 119*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SBE 0x000f0000 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #endif 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 124*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 125*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 126*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 127*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */ 130*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE2 0xf8000000 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */ 135*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */ 138*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */ 139*4882a593Smuzhiyun #if 0 /* TODO */ 140*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM 0xf0000000 141*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */ 142*4882a593Smuzhiyun #endif 143*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */ 144*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 147*4882a593Smuzhiyun #define PIXIS_BASE 0xe8000000 /* PIXIS registers */ 148*4882a593Smuzhiyun #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 149*4882a593Smuzhiyun #define PIXIS_VER 0x1 /* Board version at offset 1 */ 150*4882a593Smuzhiyun #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 151*4882a593Smuzhiyun #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 152*4882a593Smuzhiyun #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */ 153*4882a593Smuzhiyun #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 154*4882a593Smuzhiyun #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/ 155*4882a593Smuzhiyun #define PIXIS_VCTL 0x10 /* VELA Control Register */ 156*4882a593Smuzhiyun #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 157*4882a593Smuzhiyun #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 158*4882a593Smuzhiyun #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 159*4882a593Smuzhiyun #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 160*4882a593Smuzhiyun #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 161*4882a593Smuzhiyun #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 162*4882a593Smuzhiyun #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 163*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */ 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 166*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 169*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 170*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 171*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 172*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 175*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 176*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 179*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 180*4882a593Smuzhiyun #else 181*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 182*4882a593Smuzhiyun #endif 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) 185*4882a593Smuzhiyun #undef CONFIG_SPD_EEPROM 186*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 256 187*4882a593Smuzhiyun #endif 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 192*4882a593Smuzhiyun #ifndef CONFIG_SYS_INIT_RAM_LOCK 193*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 194*4882a593Smuzhiyun #else 195*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */ 196*4882a593Smuzhiyun #endif 197*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 200*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 203*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Serial Port */ 206*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 207*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 208*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 209*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 212*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 215*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* maximum size of the flat tree (8K) */ 218*4882a593Smuzhiyun #define OF_FLAT_TREE_MAX_SIZE 8192 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* 221*4882a593Smuzhiyun * I2C 222*4882a593Smuzhiyun */ 223*4882a593Smuzhiyun #define CONFIG_SYS_I2C 224*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 225*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 226*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 227*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 228*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* 231*4882a593Smuzhiyun * General PCI 232*4882a593Smuzhiyun * Addresses are mapped 1-1. 233*4882a593Smuzhiyun */ 234*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 235*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 236*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS 237*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 238*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS 0x0000000 239*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 240*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 241*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* controller 1, Base address 0xa000 */ 244*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "ULI" 245*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 246*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 247*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 248*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 249*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 250*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* controller 2, Base Address 0x9000 */ 253*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_NAME "Slot 1" 254*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 255*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 256*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 257*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */ 258*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000 259*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */ 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #if defined(CONFIG_PCI) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define CONFIG_ULI526X 266*4882a593Smuzhiyun #ifdef CONFIG_ULI526X 267*4882a593Smuzhiyun #endif 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /************************************************************ 270*4882a593Smuzhiyun * USB support 271*4882a593Smuzhiyun ************************************************************/ 272*4882a593Smuzhiyun #define CONFIG_PCI_OHCI 1 273*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW 1 274*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 275*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 276*4882a593Smuzhiyun #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #if !defined(CONFIG_PCI_PNP) 279*4882a593Smuzhiyun #define PCI_ENET0_IOADDR 0xe0000000 280*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR 0xe0000000 281*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 282*4882a593Smuzhiyun #endif 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI 287*4882a593Smuzhiyun #define CONFIG_LIBATA 288*4882a593Smuzhiyun #define CONFIG_SATA_ULI5288 289*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 290*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN 1 291*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 292*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 293*4882a593Smuzhiyun #endif 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* 298*4882a593Smuzhiyun * BAT0 2G Cacheable, non-guarded 299*4882a593Smuzhiyun * 0x0000_0000 2G DDR 300*4882a593Smuzhiyun */ 301*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L (BATL_PP_RW) 302*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (BATL_PP_RW) 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* 305*4882a593Smuzhiyun * BAT1 1G Cache-inhibited, guarded 306*4882a593Smuzhiyun * 0x8000_0000 256M PCI-1 Memory 307*4882a593Smuzhiyun * 0xa000_0000 256M PCI-Express 1 Memory 308*4882a593Smuzhiyun * 0x9000_0000 256M PCI-Express 2 Memory 309*4882a593Smuzhiyun */ 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 312*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 313*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP) 314*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 315*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* 318*4882a593Smuzhiyun * BAT2 16M Cache-inhibited, guarded 319*4882a593Smuzhiyun * 0xe100_0000 1M PCI-1 I/O 320*4882a593Smuzhiyun */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 323*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 324*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP) 325*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 326*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* 329*4882a593Smuzhiyun * BAT3 4M Cache-inhibited, guarded 330*4882a593Smuzhiyun * 0xe000_0000 4M CCSR 331*4882a593Smuzhiyun */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ 334*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 335*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) 336*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 337*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 340*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 341*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 342*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 343*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 344*4882a593Smuzhiyun | BATU_BL_1M | BATU_VS | BATU_VP) 345*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 346*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 347*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 348*4882a593Smuzhiyun #endif 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun /* 351*4882a593Smuzhiyun * BAT4 32M Cache-inhibited, guarded 352*4882a593Smuzhiyun * 0xe200_0000 1M PCI-Express 2 I/O 353*4882a593Smuzhiyun * 0xe300_0000 1M PCI-Express 1 I/O 354*4882a593Smuzhiyun */ 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 357*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 358*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 359*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 360*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* 363*4882a593Smuzhiyun * BAT5 128K Cacheable, non-guarded 364*4882a593Smuzhiyun * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 365*4882a593Smuzhiyun */ 366*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 367*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 368*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 369*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* 372*4882a593Smuzhiyun * BAT6 256M Cache-inhibited, guarded 373*4882a593Smuzhiyun * 0xf000_0000 256M FLASH 374*4882a593Smuzhiyun */ 375*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 376*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 377*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 378*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) 379*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /* Map the last 1M of flash where we're running from reset */ 382*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 383*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 384*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 385*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 386*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 387*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* 390*4882a593Smuzhiyun * BAT7 4M Cache-inhibited, guarded 391*4882a593Smuzhiyun * 0xe800_0000 4M PIXIS 392*4882a593Smuzhiyun */ 393*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 394*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 395*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 396*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 397*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun /* 400*4882a593Smuzhiyun * Environment 401*4882a593Smuzhiyun */ 402*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT 403*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 404*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */ 405*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 406*4882a593Smuzhiyun #else 407*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 408*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 409*4882a593Smuzhiyun #endif 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 412*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* 415*4882a593Smuzhiyun * BOOTP options 416*4882a593Smuzhiyun */ 417*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 418*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 419*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 420*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* 423*4882a593Smuzhiyun * Command line configuration. 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #define CONFIG_WATCHDOG /* watchdog enabled */ 427*4882a593Smuzhiyun #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */ 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* 430*4882a593Smuzhiyun * Miscellaneous configurable options 431*4882a593Smuzhiyun */ 432*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 433*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 434*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun /* 437*4882a593Smuzhiyun * For booting Linux, the board info and command line data 438*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 439*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 440*4882a593Smuzhiyun */ 441*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ 442*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 445*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 446*4882a593Smuzhiyun #endif 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* 449*4882a593Smuzhiyun * Environment Configuration 450*4882a593Smuzhiyun */ 451*4882a593Smuzhiyun #define CONFIG_IPADDR 192.168.1.100 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #define CONFIG_HOSTNAME unknown 454*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 455*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 456*4882a593Smuzhiyun #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define CONFIG_SERVERIP 192.168.1.1 459*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.1.1 460*4882a593Smuzhiyun #define CONFIG_NETMASK 255.255.255.0 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* default location for tftp and bootm */ 463*4882a593Smuzhiyun #define CONFIG_LOADADDR 0x10000000 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun #if defined(CONFIG_PCI1) 466*4882a593Smuzhiyun #define PCI_ENV \ 467*4882a593Smuzhiyun "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \ 468*4882a593Smuzhiyun "echo e;md ${a}e00 9\0" \ 469*4882a593Smuzhiyun "pci1regs=setenv a e0008; run pcireg\0" \ 470*4882a593Smuzhiyun "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \ 471*4882a593Smuzhiyun "pci d.w $b.0 56 1\0" \ 472*4882a593Smuzhiyun "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \ 473*4882a593Smuzhiyun "pci w.w $b.0 56 ffff\0" \ 474*4882a593Smuzhiyun "pci1err=setenv a e0008; run pcierr\0" \ 475*4882a593Smuzhiyun "pci1errc=setenv a e0008; run pcierrc\0" 476*4882a593Smuzhiyun #else 477*4882a593Smuzhiyun #define PCI_ENV "" 478*4882a593Smuzhiyun #endif 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) 481*4882a593Smuzhiyun #define PCIE_ENV \ 482*4882a593Smuzhiyun "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \ 483*4882a593Smuzhiyun "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \ 484*4882a593Smuzhiyun "pcie1regs=setenv a e000a; run pciereg\0" \ 485*4882a593Smuzhiyun "pcie2regs=setenv a e0009; run pciereg\0" \ 486*4882a593Smuzhiyun "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\ 487*4882a593Smuzhiyun "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \ 488*4882a593Smuzhiyun "pci d $b.0 130 1\0" \ 489*4882a593Smuzhiyun "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\ 490*4882a593Smuzhiyun "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \ 491*4882a593Smuzhiyun "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \ 492*4882a593Smuzhiyun "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \ 493*4882a593Smuzhiyun "pcie1err=setenv a e000a; run pcieerr\0" \ 494*4882a593Smuzhiyun "pcie2err=setenv a e0009; run pcieerr\0" \ 495*4882a593Smuzhiyun "pcie1errc=setenv a e000a; run pcieerrc\0" \ 496*4882a593Smuzhiyun "pcie2errc=setenv a e0009; run pcieerrc\0" 497*4882a593Smuzhiyun #else 498*4882a593Smuzhiyun #define PCIE_ENV "" 499*4882a593Smuzhiyun #endif 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define DMA_ENV \ 502*4882a593Smuzhiyun "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\ 503*4882a593Smuzhiyun "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \ 504*4882a593Smuzhiyun "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\ 505*4882a593Smuzhiyun "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \ 506*4882a593Smuzhiyun "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\ 507*4882a593Smuzhiyun "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \ 508*4882a593Smuzhiyun "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\ 509*4882a593Smuzhiyun "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0" 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun #ifdef ENV_DEBUG 512*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 513*4882a593Smuzhiyun "netdev=eth0\0" \ 514*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 515*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; " \ 516*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 517*4882a593Smuzhiyun " +$filesize; " \ 518*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 519*4882a593Smuzhiyun " +$filesize; " \ 520*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 521*4882a593Smuzhiyun " $filesize; " \ 522*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 523*4882a593Smuzhiyun " +$filesize; " \ 524*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 525*4882a593Smuzhiyun " $filesize\0" \ 526*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 527*4882a593Smuzhiyun "ramdiskaddr=0x18000000\0" \ 528*4882a593Smuzhiyun "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 529*4882a593Smuzhiyun "fdtaddr=0x17c00000\0" \ 530*4882a593Smuzhiyun "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 531*4882a593Smuzhiyun "bdev=sda3\0" \ 532*4882a593Smuzhiyun "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 533*4882a593Smuzhiyun "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 534*4882a593Smuzhiyun "maxcpus=1" \ 535*4882a593Smuzhiyun "eoi=mw e00400b0 0\0" \ 536*4882a593Smuzhiyun "iack=md e00400a0 1\0" \ 537*4882a593Smuzhiyun "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \ 538*4882a593Smuzhiyun "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \ 539*4882a593Smuzhiyun "md ${a}f00 5\0" \ 540*4882a593Smuzhiyun "ddr1regs=setenv a e0002; run ddrreg\0" \ 541*4882a593Smuzhiyun "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \ 542*4882a593Smuzhiyun "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \ 543*4882a593Smuzhiyun "md ${a}e60 1; md ${a}ef0 1d\0" \ 544*4882a593Smuzhiyun "guregs=setenv a e00e0; run gureg\0" \ 545*4882a593Smuzhiyun "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \ 546*4882a593Smuzhiyun "mcmregs=setenv a e0001; run mcmreg\0" \ 547*4882a593Smuzhiyun "diuregs=md e002c000 1d\0" \ 548*4882a593Smuzhiyun "dium=mw e002c01c\0" \ 549*4882a593Smuzhiyun "diuerr=md e002c014 1\0" \ 550*4882a593Smuzhiyun "pmregs=md e00e1000 2b\0" \ 551*4882a593Smuzhiyun "lawregs=md e0000c08 4b\0" \ 552*4882a593Smuzhiyun "lbcregs=md e0005000 36\0" \ 553*4882a593Smuzhiyun "dma0regs=md e0021100 12\0" \ 554*4882a593Smuzhiyun "dma1regs=md e0021180 12\0" \ 555*4882a593Smuzhiyun "dma2regs=md e0021200 12\0" \ 556*4882a593Smuzhiyun "dma3regs=md e0021280 12\0" \ 557*4882a593Smuzhiyun PCI_ENV \ 558*4882a593Smuzhiyun PCIE_ENV \ 559*4882a593Smuzhiyun DMA_ENV 560*4882a593Smuzhiyun #else 561*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 562*4882a593Smuzhiyun "netdev=eth0\0" \ 563*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 564*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 565*4882a593Smuzhiyun "ramdiskaddr=0x18000000\0" \ 566*4882a593Smuzhiyun "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 567*4882a593Smuzhiyun "fdtaddr=0x17c00000\0" \ 568*4882a593Smuzhiyun "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 569*4882a593Smuzhiyun "bdev=sda3\0" 570*4882a593Smuzhiyun #endif 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 573*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 574*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 575*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 576*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 577*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 578*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 579*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 582*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 583*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 584*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 585*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 586*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 587*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 590*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 591*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 592*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 593*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 594*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun #endif /* __CONFIG_H */ 597