xref: /OK3568_Linux_fs/u-boot/include/configs/MPC8572DS.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * mpc8572ds board configuration file
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef __CONFIG_H
12*4882a593Smuzhiyun #define __CONFIG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "../board/freescale/common/ics307_clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
17*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xeff40000
18*4882a593Smuzhiyun #endif
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS
21*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef CONFIG_SYS_MONITOR_BASE
25*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* High Level Configuration Options */
29*4882a593Smuzhiyun #define CONFIG_MP		1	/* support multiple processors */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CONFIG_PCIE1		1	/* PCIE controller 1 (slot 1) */
32*4882a593Smuzhiyun #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot 2) */
33*4882a593Smuzhiyun #define CONFIG_PCIE3		1	/* PCIE controller 3 (ULI bridge) */
34*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
35*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
36*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
37*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define CONFIG_TSEC_ENET		/* tsec ethernet support */
40*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
43*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk() /* ddrclk for MPC85xx */
44*4882a593Smuzhiyun #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define CONFIG_L2_CACHE			/* toggle L2 cache */
50*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS	1
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
55*4882a593Smuzhiyun #define CONFIG_ADDR_MAP			1
56*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
60*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x7fffffff
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * Config the L2 Cache as L2 SRAM
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
66*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
67*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS		0xff8f80000ull
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS		CONFIG_SYS_INIT_L2_ADDR
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE		(512 << 10)
72*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR		0xffe00000
75*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #if defined(CONFIG_NAND_SPL)
78*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* DDR Setup */
82*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
83*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE
84*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
85*4882a593Smuzhiyun #define CONFIG_DDR_SPD
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CONFIG_DDR_ECC
88*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
89*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
92*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
95*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	2
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* I2C addresses of SPD EEPROMs */
98*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
99*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
100*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* These are used when DDR doesn't use SPD.  */
103*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
104*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
105*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
106*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3		0x00020000
107*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0		0x00260802
108*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
109*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
110*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1		0x00440462
111*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2		0x00000000
112*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
114*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
115*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
116*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
117*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
118*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL2		0x24400000
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
121*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
122*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SBE		0x00010000
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * Make sure required options are set
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM
128*4882a593Smuzhiyun #error ("CONFIG_SPD_EEPROM is required")
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Memory map
135*4882a593Smuzhiyun  *
136*4882a593Smuzhiyun  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
137*4882a593Smuzhiyun  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
138*4882a593Smuzhiyun  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
139*4882a593Smuzhiyun  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
140*4882a593Smuzhiyun  *
141*4882a593Smuzhiyun  * Localbus cacheable (TBD)
142*4882a593Smuzhiyun  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
143*4882a593Smuzhiyun  *
144*4882a593Smuzhiyun  * Localbus non-cacheable
145*4882a593Smuzhiyun  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
146*4882a593Smuzhiyun  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
147*4882a593Smuzhiyun  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
148*4882a593Smuzhiyun  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
149*4882a593Smuzhiyun  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
150*4882a593Smuzhiyun  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
151*4882a593Smuzhiyun  */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * Local Bus Definitions
155*4882a593Smuzhiyun  */
156*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
157*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
158*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
159*4882a593Smuzhiyun #else
160*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_FLASH_BR_PRELIM \
164*4882a593Smuzhiyun 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
165*4882a593Smuzhiyun #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
168*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
171*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
172*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
175*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
176*4882a593Smuzhiyun #undef	CONFIG_SYS_FLASH_CHECKSUM
177*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
178*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
183*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
184*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
185*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CONFIG_HWCONFIG			/* enable hwconfig */
190*4882a593Smuzhiyun #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
191*4882a593Smuzhiyun #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
192*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
193*4882a593Smuzhiyun #define PIXIS_BASE_PHYS	0xfffdf0000ull
194*4882a593Smuzhiyun #else
195*4882a593Smuzhiyun #define PIXIS_BASE_PHYS	PIXIS_BASE
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
199*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define PIXIS_ID		0x0	/* Board ID at offset 0 */
202*4882a593Smuzhiyun #define PIXIS_VER		0x1	/* Board version at offset 1 */
203*4882a593Smuzhiyun #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
204*4882a593Smuzhiyun #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
205*4882a593Smuzhiyun #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
206*4882a593Smuzhiyun #define PIXIS_PWR		0x5	/* PIXIS Power status register */
207*4882a593Smuzhiyun #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
208*4882a593Smuzhiyun #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
209*4882a593Smuzhiyun #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
210*4882a593Smuzhiyun #define PIXIS_VCTL		0x10	/* VELA Control Register */
211*4882a593Smuzhiyun #define PIXIS_VSTAT		0x11	/* VELA Status Register */
212*4882a593Smuzhiyun #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
213*4882a593Smuzhiyun #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
214*4882a593Smuzhiyun #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
215*4882a593Smuzhiyun #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
216*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP	0xc0	/* VBOOT - CFG_LBMAP */
217*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
218*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_PJET	0x01	/* cfg_lbmap - boot from projet */
219*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NAND	0x02	/* cfg_lbmap - boot from NAND */
220*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NOR1	0x03	/* cfg_lbmap - boot from NOR 1 */
221*4882a593Smuzhiyun #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
222*4882a593Smuzhiyun #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
223*4882a593Smuzhiyun #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
224*4882a593Smuzhiyun #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
225*4882a593Smuzhiyun #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
226*4882a593Smuzhiyun #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
227*4882a593Smuzhiyun #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
228*4882a593Smuzhiyun #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
229*4882a593Smuzhiyun #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
230*4882a593Smuzhiyun #define PIXIS_VWATCH		0x24    /* Watchdog Register */
231*4882a593Smuzhiyun #define PIXIS_LED		0x25    /* LED Register */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define PIXIS_SPD_SYSCLK_MASK		0x7		/* SYSCLK option */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* old pixis referenced names */
236*4882a593Smuzhiyun #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
237*4882a593Smuzhiyun #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
238*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
239*4882a593Smuzhiyun #define PIXIS_VSPEED2_TSEC1SER	0x8
240*4882a593Smuzhiyun #define PIXIS_VSPEED2_TSEC2SER	0x4
241*4882a593Smuzhiyun #define PIXIS_VSPEED2_TSEC3SER	0x2
242*4882a593Smuzhiyun #define PIXIS_VSPEED2_TSEC4SER	0x1
243*4882a593Smuzhiyun #define PIXIS_VCFGEN1_TSEC1SER	0x20
244*4882a593Smuzhiyun #define PIXIS_VCFGEN1_TSEC2SER	0x20
245*4882a593Smuzhiyun #define PIXIS_VCFGEN1_TSEC3SER	0x20
246*4882a593Smuzhiyun #define PIXIS_VCFGEN1_TSEC4SER	0x20
247*4882a593Smuzhiyun #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
248*4882a593Smuzhiyun 					| PIXIS_VSPEED2_TSEC2SER \
249*4882a593Smuzhiyun 					| PIXIS_VSPEED2_TSEC3SER \
250*4882a593Smuzhiyun 					| PIXIS_VSPEED2_TSEC4SER)
251*4882a593Smuzhiyun #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
252*4882a593Smuzhiyun 					| PIXIS_VCFGEN1_TSEC2SER \
253*4882a593Smuzhiyun 					| PIXIS_VCFGEN1_TSEC3SER \
254*4882a593Smuzhiyun 					| PIXIS_VCFGEN1_TSEC4SER)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
257*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
258*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
261*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
264*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #ifndef CONFIG_NAND_SPL
267*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xffa00000
268*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
269*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
270*4882a593Smuzhiyun #else
271*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun #else
274*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xfff00000
275*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
276*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
277*4882a593Smuzhiyun #else
278*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
283*4882a593Smuzhiyun 				CONFIG_SYS_NAND_BASE + 0x40000, \
284*4882a593Smuzhiyun 				CONFIG_SYS_NAND_BASE + 0x80000,\
285*4882a593Smuzhiyun 				CONFIG_SYS_NAND_BASE + 0xC0000}
286*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE    4
287*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC	1
288*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
289*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_OOBFREE	5
290*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_ECCPOS	56
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* NAND boot: 4K NAND loader config */
293*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
294*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
295*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
296*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START \
297*4882a593Smuzhiyun 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
298*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
299*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
300*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* NAND flash config */
303*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
304*4882a593Smuzhiyun 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
305*4882a593Smuzhiyun 			       | BR_PS_8	       /* Port Size = 8 bit */ \
306*4882a593Smuzhiyun 			       | BR_MS_FCM	       /* MSEL = FCM */ \
307*4882a593Smuzhiyun 			       | BR_V)		       /* valid */
308*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
309*4882a593Smuzhiyun 			       | OR_FCM_PGS	       /* Large Page*/ \
310*4882a593Smuzhiyun 			       | OR_FCM_CSCT \
311*4882a593Smuzhiyun 			       | OR_FCM_CST \
312*4882a593Smuzhiyun 			       | OR_FCM_CHT \
313*4882a593Smuzhiyun 			       | OR_FCM_SCY_1 \
314*4882a593Smuzhiyun 			       | OR_FCM_TRLX \
315*4882a593Smuzhiyun 			       | OR_FCM_EHTR)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
318*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
319*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
320*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
321*4882a593Smuzhiyun #define CONFIG_SYS_BR4_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
322*4882a593Smuzhiyun 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
323*4882a593Smuzhiyun 			       | BR_PS_8	       /* Port Size = 8 bit */ \
324*4882a593Smuzhiyun 			       | BR_MS_FCM	       /* MSEL = FCM */ \
325*4882a593Smuzhiyun 			       | BR_V)		       /* valid */
326*4882a593Smuzhiyun #define CONFIG_SYS_OR4_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
327*4882a593Smuzhiyun #define CONFIG_SYS_BR5_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
328*4882a593Smuzhiyun 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
329*4882a593Smuzhiyun 			       | BR_PS_8	       /* Port Size = 8 bit */ \
330*4882a593Smuzhiyun 			       | BR_MS_FCM	       /* MSEL = FCM */ \
331*4882a593Smuzhiyun 			       | BR_V)		       /* valid */
332*4882a593Smuzhiyun #define CONFIG_SYS_OR5_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define CONFIG_SYS_BR6_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
335*4882a593Smuzhiyun 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
336*4882a593Smuzhiyun 			       | BR_PS_8	       /* Port Size = 8 bit */ \
337*4882a593Smuzhiyun 			       | BR_MS_FCM	       /* MSEL = FCM */ \
338*4882a593Smuzhiyun 			       | BR_V)		       /* valid */
339*4882a593Smuzhiyun #define CONFIG_SYS_OR6_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8
342*4882a593Smuzhiyun  * open - index 2
343*4882a593Smuzhiyun  * shorted - index 1
344*4882a593Smuzhiyun  */
345*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
346*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
347*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
348*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
349*4882a593Smuzhiyun #ifdef CONFIG_NAND_SPL
350*4882a593Smuzhiyun #define CONFIG_NS16550_MIN_FUNCTIONS
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
354*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
357*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* I2C */
360*4882a593Smuzhiyun #define CONFIG_SYS_I2C
361*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
362*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
363*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
364*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
365*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000
366*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
367*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
368*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
369*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun  * I2C2 EEPROM
373*4882a593Smuzhiyun  */
374*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
375*4882a593Smuzhiyun #ifdef CONFIG_ID_EEPROM
376*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
379*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
380*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM	1
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun  * General PCI
384*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
385*4882a593Smuzhiyun  */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /* controller 3, direct to uli, tgtid 3, Base address 8000 */
388*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_NAME		"ULI"
389*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
390*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
391*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
392*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
393*4882a593Smuzhiyun #else
394*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
395*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
398*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
399*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
400*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
401*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
402*4882a593Smuzhiyun #else
403*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
404*4882a593Smuzhiyun #endif
405*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 9000 */
408*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_NAME		"Slot 1"
409*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
410*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
411*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
412*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
413*4882a593Smuzhiyun #else
414*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
415*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
416*4882a593Smuzhiyun #endif
417*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
418*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
419*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
420*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
421*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
422*4882a593Smuzhiyun #else
423*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
424*4882a593Smuzhiyun #endif
425*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /* controller 1, Slot 1, tgtid 1, Base address a000 */
428*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME		"Slot 2"
429*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
430*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
431*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
432*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
433*4882a593Smuzhiyun #else
434*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
435*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
438*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
439*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
440*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
441*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
442*4882a593Smuzhiyun #else
443*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
444*4882a593Smuzhiyun #endif
445*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun #if defined(CONFIG_PCI)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /*PCIE video card used*/
450*4882a593Smuzhiyun #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* video */
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #if defined(CONFIG_VIDEO)
455*4882a593Smuzhiyun #define CONFIG_BIOSEMU
456*4882a593Smuzhiyun #define CONFIG_ATI_RADEON_FB
457*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO
458*4882a593Smuzhiyun #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun #undef CONFIG_EEPRO100
462*4882a593Smuzhiyun #undef CONFIG_TULIP
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
465*4882a593Smuzhiyun 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
466*4882a593Smuzhiyun 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
467*4882a593Smuzhiyun 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
468*4882a593Smuzhiyun #endif
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
471*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI
474*4882a593Smuzhiyun #define CONFIG_LIBATA
475*4882a593Smuzhiyun #define CONFIG_SATA_ULI5288
476*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
477*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN	1
478*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
479*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
480*4882a593Smuzhiyun #endif /* SCSI */
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define CONFIG_MII		1	/* MII PHY management */
487*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
488*4882a593Smuzhiyun #define CONFIG_TSEC1	1
489*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC1"
490*4882a593Smuzhiyun #define CONFIG_TSEC2	1
491*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC2"
492*4882a593Smuzhiyun #define CONFIG_TSEC3	1
493*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME	"eTSEC3"
494*4882a593Smuzhiyun #define CONFIG_TSEC4	1
495*4882a593Smuzhiyun #define CONFIG_TSEC4_NAME	"eTSEC4"
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define CONFIG_PIXIS_SGMII_CMD
498*4882a593Smuzhiyun #define CONFIG_FSL_SGMII_RISER	1
499*4882a593Smuzhiyun #define SGMII_RISER_PHY_OFFSET	0x1c
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER
502*4882a593Smuzhiyun #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
503*4882a593Smuzhiyun #endif
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		0
506*4882a593Smuzhiyun #define TSEC2_PHY_ADDR		1
507*4882a593Smuzhiyun #define TSEC3_PHY_ADDR		2
508*4882a593Smuzhiyun #define TSEC4_PHY_ADDR		3
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
511*4882a593Smuzhiyun #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
512*4882a593Smuzhiyun #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
513*4882a593Smuzhiyun #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
516*4882a593Smuzhiyun #define TSEC2_PHYIDX		0
517*4882a593Smuzhiyun #define TSEC3_PHYIDX		0
518*4882a593Smuzhiyun #define TSEC4_PHYIDX		0
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC1"
521*4882a593Smuzhiyun #endif	/* CONFIG_TSEC_ENET */
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun  * Environment
525*4882a593Smuzhiyun  */
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT)
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #else
530*4882a593Smuzhiyun 	#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
531*4882a593Smuzhiyun 	#define CONFIG_ENV_ADDR	0xfff80000
532*4882a593Smuzhiyun 	#else
533*4882a593Smuzhiyun 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
534*4882a593Smuzhiyun 	#endif
535*4882a593Smuzhiyun 	#define CONFIG_ENV_SIZE	0x2000
536*4882a593Smuzhiyun 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
540*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun /*
543*4882a593Smuzhiyun  * USB
544*4882a593Smuzhiyun  */
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
547*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
548*4882a593Smuzhiyun #define CONFIG_PCI_EHCI_DEVICE			0
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #undef CONFIG_WATCHDOG			/* watchdog disabled */
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun  * Miscellaneous configurable options
555*4882a593Smuzhiyun  */
556*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
557*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
558*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
559*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
563*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
564*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
565*4882a593Smuzhiyun  */
566*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
567*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB)
570*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
571*4882a593Smuzhiyun #endif
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun  * Environment Configuration
575*4882a593Smuzhiyun  */
576*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
577*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
578*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
579*4882a593Smuzhiyun #define CONFIG_HAS_ETH2
580*4882a593Smuzhiyun #define CONFIG_HAS_ETH3
581*4882a593Smuzhiyun #endif
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun #define CONFIG_IPADDR		192.168.1.254
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define CONFIG_HOSTNAME		unknown
586*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
587*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
588*4882a593Smuzhiyun #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define CONFIG_SERVERIP		192.168.1.1
591*4882a593Smuzhiyun #define CONFIG_GATEWAYIP	192.168.1.1
592*4882a593Smuzhiyun #define CONFIG_NETMASK		255.255.255.0
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun /* default location for tftp and bootm */
595*4882a593Smuzhiyun #define CONFIG_LOADADDR		1000000
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS				\
598*4882a593Smuzhiyun "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0"		\
599*4882a593Smuzhiyun "netdev=eth0\0"						\
600*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"				\
601*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; "			\
602*4882a593Smuzhiyun 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
603*4882a593Smuzhiyun 		" +$filesize; "	\
604*4882a593Smuzhiyun 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
605*4882a593Smuzhiyun 		" +$filesize; "	\
606*4882a593Smuzhiyun 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
607*4882a593Smuzhiyun 		" $filesize; "	\
608*4882a593Smuzhiyun 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
609*4882a593Smuzhiyun 		" +$filesize; "	\
610*4882a593Smuzhiyun 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
611*4882a593Smuzhiyun 		" $filesize\0"	\
612*4882a593Smuzhiyun "consoledev=ttyS0\0"				\
613*4882a593Smuzhiyun "ramdiskaddr=2000000\0"			\
614*4882a593Smuzhiyun "ramdiskfile=8572ds/ramdisk.uboot\0"		\
615*4882a593Smuzhiyun "fdtaddr=1e00000\0"				\
616*4882a593Smuzhiyun "fdtfile=8572ds/mpc8572ds.dtb\0"		\
617*4882a593Smuzhiyun "bdev=sda3\0"
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun #define CONFIG_HDBOOT				\
620*4882a593Smuzhiyun  "setenv bootargs root=/dev/$bdev rw "		\
621*4882a593Smuzhiyun  "console=$consoledev,$baudrate $othbootargs;"	\
622*4882a593Smuzhiyun  "tftp $loadaddr $bootfile;"			\
623*4882a593Smuzhiyun  "tftp $fdtaddr $fdtfile;"			\
624*4882a593Smuzhiyun  "bootm $loadaddr - $fdtaddr"
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND		\
627*4882a593Smuzhiyun  "setenv bootargs root=/dev/nfs rw "	\
628*4882a593Smuzhiyun  "nfsroot=$serverip:$rootpath "		\
629*4882a593Smuzhiyun  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
630*4882a593Smuzhiyun  "console=$consoledev,$baudrate $othbootargs;"	\
631*4882a593Smuzhiyun  "tftp $loadaddr $bootfile;"		\
632*4882a593Smuzhiyun  "tftp $fdtaddr $fdtfile;"		\
633*4882a593Smuzhiyun  "bootm $loadaddr - $fdtaddr"
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND		\
636*4882a593Smuzhiyun  "setenv bootargs root=/dev/ram rw "	\
637*4882a593Smuzhiyun  "console=$consoledev,$baudrate $othbootargs;"	\
638*4882a593Smuzhiyun  "tftp $ramdiskaddr $ramdiskfile;"	\
639*4882a593Smuzhiyun  "tftp $loadaddr $bootfile;"		\
640*4882a593Smuzhiyun  "tftp $fdtaddr $fdtfile;"		\
641*4882a593Smuzhiyun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun #endif	/* __CONFIG_H */
646