xref: /OK3568_Linux_fs/u-boot/include/configs/MPC8568MDS.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * mpc8568mds board configuration file
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifndef __CONFIG_H
11*4882a593Smuzhiyun #define __CONFIG_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define	CONFIG_SYS_TEXT_BASE	0xfff80000
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define CONFIG_SYS_SRIO
16*4882a593Smuzhiyun #define CONFIG_SRIO1			/* SRIO port 1 */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CONFIG_PCI1		1	/* PCI controller */
19*4882a593Smuzhiyun #define CONFIG_PCIE1		1	/* PCIE controller */
20*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
21*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
22*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
23*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
24*4882a593Smuzhiyun #define CONFIG_TSEC_ENET		/* tsec ethernet support */
25*4882a593Smuzhiyun #define CONFIG_QE			/* Enable QE */
26*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #ifndef __ASSEMBLY__
29*4882a593Smuzhiyun extern unsigned long get_clock_freq(void);
30*4882a593Smuzhiyun #endif						  /*Replace a call to get_clock_freq (after it is implemented)*/
31*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
37*4882a593Smuzhiyun #define CONFIG_BTB				/* toggle branch predition */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * Only possible on E500 Version 2 or newer cores.
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS	1
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
45*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x00400000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR		0xe0000000
48*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* DDR Setup */
51*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE
52*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
53*4882a593Smuzhiyun #define CONFIG_DDR_SPD
54*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
59*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
62*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* I2C addresses of SPD EEPROMs */
65*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Make sure required options are set */
68*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM
69*4882a593Smuzhiyun #error ("CONFIG_SPD_EEPROM is required")
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * Local Bus Definitions
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * FLASH on the Local Bus
80*4882a593Smuzhiyun  * Two banks, 8M each, using the CFI driver.
81*4882a593Smuzhiyun  * Boot from BR0/OR0 bank at 0xff00_0000
82*4882a593Smuzhiyun  * Alternate BR1/OR1 bank at 0xff80_0000
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * BR0, BR1:
85*4882a593Smuzhiyun  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
86*4882a593Smuzhiyun  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
87*4882a593Smuzhiyun  *    Port Size = 16 bits = BRx[19:20] = 10
88*4882a593Smuzhiyun  *    Use GPCM = BRx[24:26] = 000
89*4882a593Smuzhiyun  *    Valid = BRx[31] = 1
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  * 0    4    8    12   16   20   24   28
92*4882a593Smuzhiyun  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
93*4882a593Smuzhiyun  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
94*4882a593Smuzhiyun  *
95*4882a593Smuzhiyun  * OR0, OR1:
96*4882a593Smuzhiyun  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
97*4882a593Smuzhiyun  *    Reserved ORx[17:18] = 11, confusion here?
98*4882a593Smuzhiyun  *    CSNT = ORx[20] = 1
99*4882a593Smuzhiyun  *    ACS = half cycle delay = ORx[21:22] = 11
100*4882a593Smuzhiyun  *    SCY = 6 = ORx[24:27] = 0110
101*4882a593Smuzhiyun  *    TRLX = use relaxed timing = ORx[29] = 1
102*4882a593Smuzhiyun  *    EAD = use external address latch delay = OR[31] = 1
103*4882a593Smuzhiyun  *
104*4882a593Smuzhiyun  * 0    4    8    12   16   20   24   28
105*4882a593Smuzhiyun  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define CONFIG_SYS_BCSR_BASE		0xf8000000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /*Chip select 0 - Flash*/
112*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM		0xfe001001
113*4882a593Smuzhiyun #define	CONFIG_SYS_OR0_PRELIM		0xfe006ff7
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*Chip slelect 1 - BCSR*/
116*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM		0xf8000801
117*4882a593Smuzhiyun #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*#define CONFIG_SYS_FLASH_BANKS_LIST	{0xff800000, CONFIG_SYS_FLASH_BASE} */
120*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS		1		/* number of banks */
121*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT		512		/* sectors per device */
122*4882a593Smuzhiyun #undef	CONFIG_SYS_FLASH_CHECKSUM
123*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
124*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
130*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * SDRAM on the LocalBus
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM	 */
136*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_SIZE	64			/* LBC SDRAM is 64MB */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*Chip select 2 - SDRAM*/
139*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM      0xf0001861
140*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM		0xfc006901
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
143*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
144*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
145*4882a593Smuzhiyun #define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * Common settings for all Local Bus SDRAM commands.
149*4882a593Smuzhiyun  * At run time, either BSMA1516 (for CPU 1.1)
150*4882a593Smuzhiyun  *                  or BSMA1617 (for CPU 1.0) (old)
151*4882a593Smuzhiyun  * is OR'ed in too.
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
154*4882a593Smuzhiyun 				| LSDMR_PRETOACT7	\
155*4882a593Smuzhiyun 				| LSDMR_ACTTORW7	\
156*4882a593Smuzhiyun 				| LSDMR_BL8		\
157*4882a593Smuzhiyun 				| LSDMR_WRC4		\
158*4882a593Smuzhiyun 				| LSDMR_CL3		\
159*4882a593Smuzhiyun 				| LSDMR_RFEN		\
160*4882a593Smuzhiyun 				)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun  * The bcsr registers are connected to CS3 on MDS.
164*4882a593Smuzhiyun  * The new memory map places bcsr at 0xf8000000.
165*4882a593Smuzhiyun  *
166*4882a593Smuzhiyun  * For BR3, need:
167*4882a593Smuzhiyun  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
168*4882a593Smuzhiyun  *    port-size = 8-bits  = BR[19:20] = 01
169*4882a593Smuzhiyun  *    no parity checking  = BR[21:22] = 00
170*4882a593Smuzhiyun  *    GPMC for MSEL       = BR[24:26] = 000
171*4882a593Smuzhiyun  *    Valid               = BR[31]    = 1
172*4882a593Smuzhiyun  *
173*4882a593Smuzhiyun  * 0    4    8    12   16   20   24   28
174*4882a593Smuzhiyun  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
175*4882a593Smuzhiyun  *
176*4882a593Smuzhiyun  * For OR3, need:
177*4882a593Smuzhiyun  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
178*4882a593Smuzhiyun  *    disable buffer ctrl OR[19]    = 0
179*4882a593Smuzhiyun  *    CSNT                OR[20]    = 1
180*4882a593Smuzhiyun  *    ACS                 OR[21:22] = 11
181*4882a593Smuzhiyun  *    XACS                OR[23]    = 1
182*4882a593Smuzhiyun  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
183*4882a593Smuzhiyun  *    SETA                OR[28]    = 0
184*4882a593Smuzhiyun  *    TRLX                OR[29]    = 1
185*4882a593Smuzhiyun  *    EHTR                OR[30]    = 1
186*4882a593Smuzhiyun  *    EAD extra time      OR[31]    = 1
187*4882a593Smuzhiyun  *
188*4882a593Smuzhiyun  * 0    4    8    12   16   20   24   28
189*4882a593Smuzhiyun  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun #define CONFIG_SYS_BCSR (0xf8000000)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*Chip slelect 4 - PIB*/
194*4882a593Smuzhiyun #define CONFIG_SYS_BR4_PRELIM   0xf8008801
195*4882a593Smuzhiyun #define CONFIG_SYS_OR4_PRELIM   0xffffe9f7
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /*Chip select 5 - PIB*/
198*4882a593Smuzhiyun #define CONFIG_SYS_BR5_PRELIM	 0xf8010801
199*4882a593Smuzhiyun #define CONFIG_SYS_OR5_PRELIM	 0xffff69f7
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
202*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
203*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
206*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
209*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(512 * 1024)	/* Reserved for malloc */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* Serial Port */
212*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
213*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
214*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE    1
215*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE  \
218*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
221*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun  * I2C
225*4882a593Smuzhiyun  */
226*4882a593Smuzhiyun #define CONFIG_SYS_I2C
227*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
228*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
229*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
230*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
231*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000
232*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
233*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
234*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
235*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * General PCI
239*4882a593Smuzhiyun  * Memory Addresses are mapped 1-1. I/O is mapped from 0
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
242*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
243*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
244*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
245*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
246*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
247*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
248*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE	0x00800000	/* 8M */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME		"Slot"
251*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
252*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
253*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
254*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
255*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
256*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
257*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
258*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
261*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
262*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
263*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #ifdef CONFIG_QE
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * QE UEC ethernet configuration
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun #define CONFIG_UEC_ETH
270*4882a593Smuzhiyun #ifndef CONFIG_TSEC_ENET
271*4882a593Smuzhiyun #define CONFIG_ETHPRIME         "UEC0"
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun #define CONFIG_PHY_MODE_NEED_CHANGE
274*4882a593Smuzhiyun #define CONFIG_eTSEC_MDIO_BUS
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #ifdef CONFIG_eTSEC_MDIO_BUS
277*4882a593Smuzhiyun #define CONFIG_MIIM_ADDRESS	0xE0024520
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define CONFIG_UEC_ETH1         /* GETH1 */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #ifdef CONFIG_UEC_ETH1
283*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
284*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
285*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16
286*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
287*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_PHY_ADDR       7
288*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
289*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define CONFIG_UEC_ETH2         /* GETH2 */
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #ifdef CONFIG_UEC_ETH2
295*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
296*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
297*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16
298*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
299*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_PHY_ADDR       1
300*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
301*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun #endif /* CONFIG_QE */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #if defined(CONFIG_PCI)
306*4882a593Smuzhiyun #undef CONFIG_EEPRO100
307*4882a593Smuzhiyun #undef CONFIG_TULIP
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
310*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define CONFIG_MII		1	/* MII PHY management */
317*4882a593Smuzhiyun #define CONFIG_TSEC1	1
318*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC0"
319*4882a593Smuzhiyun #define CONFIG_TSEC2	1
320*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC1"
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		2
323*4882a593Smuzhiyun #define TSEC2_PHY_ADDR		3
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
326*4882a593Smuzhiyun #define TSEC2_PHYIDX		0
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define TSEC1_FLAGS		TSEC_GIGABIT
329*4882a593Smuzhiyun #define TSEC2_FLAGS		TSEC_GIGABIT
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* Options are: eTSEC[0-1] */
332*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC0"
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #endif	/* CONFIG_TSEC_ENET */
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun  * Environment
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
340*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
341*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
344*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * BOOTP options
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
350*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
351*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
352*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #undef CONFIG_WATCHDOG			/* watchdog disabled */
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun  * Miscellaneous configurable options
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
360*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
361*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
362*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
366*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
367*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
368*4882a593Smuzhiyun  */
369*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
370*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB)
373*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
374*4882a593Smuzhiyun #endif
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun  * Environment Configuration
378*4882a593Smuzhiyun  */
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* The mac addresses for all ethernet interface */
381*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
382*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
383*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
384*4882a593Smuzhiyun #define CONFIG_HAS_ETH2
385*4882a593Smuzhiyun #define CONFIG_HAS_ETH3
386*4882a593Smuzhiyun #endif
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define CONFIG_IPADDR    192.168.1.253
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define CONFIG_HOSTNAME  unknown
391*4882a593Smuzhiyun #define CONFIG_ROOTPATH  "/nfsroot"
392*4882a593Smuzhiyun #define CONFIG_BOOTFILE  "your.uImage"
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #define CONFIG_SERVERIP  192.168.1.1
395*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.1.1
396*4882a593Smuzhiyun #define CONFIG_NETMASK   255.255.255.0
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS				        \
401*4882a593Smuzhiyun    "netdev=eth0\0"                                                      \
402*4882a593Smuzhiyun    "consoledev=ttyS0\0"                                                 \
403*4882a593Smuzhiyun    "ramdiskaddr=600000\0"                                               \
404*4882a593Smuzhiyun    "ramdiskfile=your.ramdisk.u-boot\0"					\
405*4882a593Smuzhiyun    "fdtaddr=400000\0"							\
406*4882a593Smuzhiyun    "fdtfile=your.fdt.dtb\0"						\
407*4882a593Smuzhiyun    "nfsargs=setenv bootargs root=/dev/nfs rw "				\
408*4882a593Smuzhiyun       "nfsroot=$serverip:$rootpath "					\
409*4882a593Smuzhiyun       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
410*4882a593Smuzhiyun       "console=$consoledev,$baudrate $othbootargs\0"			\
411*4882a593Smuzhiyun    "ramargs=setenv bootargs root=/dev/ram rw "				\
412*4882a593Smuzhiyun       "console=$consoledev,$baudrate $othbootargs\0"			\
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND	                                        \
415*4882a593Smuzhiyun    "run nfsargs;"							\
416*4882a593Smuzhiyun    "tftp $loadaddr $bootfile;"                                          \
417*4882a593Smuzhiyun    "tftp $fdtaddr $fdtfile;"						\
418*4882a593Smuzhiyun    "bootm $loadaddr - $fdtaddr"
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \
421*4882a593Smuzhiyun    "run ramargs;"							\
422*4882a593Smuzhiyun    "tftp $ramdiskaddr $ramdiskfile;"                                    \
423*4882a593Smuzhiyun    "tftp $loadaddr $bootfile;"                                          \
424*4882a593Smuzhiyun    "bootm $loadaddr $ramdiskaddr"
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #endif	/* __CONFIG_H */
429