1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * mpc8548cds board configuration file 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Please refer to doc/README.mpc85xxcds for more info. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun #ifndef __CONFIG_H 14*4882a593Smuzhiyun #define __CONFIG_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 17*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff80000 18*4882a593Smuzhiyun #endif 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define CONFIG_SYS_SRIO 21*4882a593Smuzhiyun #define CONFIG_SRIO1 /* SRIO port 1 */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define CONFIG_PCI1 /* PCI controller 1 */ 24*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 25*4882a593Smuzhiyun #undef CONFIG_PCI2 26*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 27*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 28*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 29*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 32*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 33*4882a593Smuzhiyun #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define CONFIG_FSL_VIA 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 38*4882a593Smuzhiyun extern unsigned long get_clock_freq(void); 39*4882a593Smuzhiyun #endif 40*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* 43*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 46*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* 49*4882a593Smuzhiyun * Only possible on E500 Version 2 or newer cores. 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 1 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 54*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 55*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 56*4882a593Smuzhiyun #endif 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 59*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xe0000000 62*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* DDR Setup */ 65*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 66*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 67*4882a593Smuzhiyun #define CONFIG_DDR_SPD 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define CONFIG_DDR_ECC 70*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 71*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 74*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 77*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* I2C addresses of SPD EEPROMs */ 80*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Make sure required options are set */ 83*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM 84*4882a593Smuzhiyun #error ("CONFIG_SPD_EEPROM is required") 85*4882a593Smuzhiyun #endif 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ 88*4882a593Smuzhiyun /* 89*4882a593Smuzhiyun * Physical Address Map 90*4882a593Smuzhiyun * 91*4882a593Smuzhiyun * 32bit: 92*4882a593Smuzhiyun * 0x0000_0000 0x7fff_ffff DDR 2G cacheable 93*4882a593Smuzhiyun * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable 94*4882a593Smuzhiyun * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable 95*4882a593Smuzhiyun * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable 96*4882a593Smuzhiyun * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 97*4882a593Smuzhiyun * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable 98*4882a593Smuzhiyun * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable 99*4882a593Smuzhiyun * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable 100*4882a593Smuzhiyun * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable 101*4882a593Smuzhiyun * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 102*4882a593Smuzhiyun * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 103*4882a593Smuzhiyun * 104*4882a593Smuzhiyun * 36bit: 105*4882a593Smuzhiyun * 0x00000_0000 0x07fff_ffff DDR 2G cacheable 106*4882a593Smuzhiyun * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable 107*4882a593Smuzhiyun * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable 108*4882a593Smuzhiyun * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable 109*4882a593Smuzhiyun * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable 110*4882a593Smuzhiyun * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable 111*4882a593Smuzhiyun * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable 112*4882a593Smuzhiyun * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable 113*4882a593Smuzhiyun * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable 114*4882a593Smuzhiyun * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable 115*4882a593Smuzhiyun * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable 116*4882a593Smuzhiyun * 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* 120*4882a593Smuzhiyun * Local Bus Definitions 121*4882a593Smuzhiyun */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* 124*4882a593Smuzhiyun * FLASH on the Local Bus 125*4882a593Smuzhiyun * Two banks, 8M each, using the CFI driver. 126*4882a593Smuzhiyun * Boot from BR0/OR0 bank at 0xff00_0000 127*4882a593Smuzhiyun * Alternate BR1/OR1 bank at 0xff80_0000 128*4882a593Smuzhiyun * 129*4882a593Smuzhiyun * BR0, BR1: 130*4882a593Smuzhiyun * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 131*4882a593Smuzhiyun * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 132*4882a593Smuzhiyun * Port Size = 16 bits = BRx[19:20] = 10 133*4882a593Smuzhiyun * Use GPCM = BRx[24:26] = 000 134*4882a593Smuzhiyun * Valid = BRx[31] = 1 135*4882a593Smuzhiyun * 136*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 137*4882a593Smuzhiyun * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 138*4882a593Smuzhiyun * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 139*4882a593Smuzhiyun * 140*4882a593Smuzhiyun * OR0, OR1: 141*4882a593Smuzhiyun * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 142*4882a593Smuzhiyun * Reserved ORx[17:18] = 11, confusion here? 143*4882a593Smuzhiyun * CSNT = ORx[20] = 1 144*4882a593Smuzhiyun * ACS = half cycle delay = ORx[21:22] = 11 145*4882a593Smuzhiyun * SCY = 6 = ORx[24:27] = 0110 146*4882a593Smuzhiyun * TRLX = use relaxed timing = ORx[29] = 1 147*4882a593Smuzhiyun * EAD = use external address latch delay = OR[31] = 1 148*4882a593Smuzhiyun * 149*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 150*4882a593Smuzhiyun * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 154*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 155*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull 156*4882a593Smuzhiyun #else 157*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 158*4882a593Smuzhiyun #endif 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM \ 161*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V) 162*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM \ 163*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM 0xff806e65 166*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xff806e65 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST \ 169*4882a593Smuzhiyun {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS} 170*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 171*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 172*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 173*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 174*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 179*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 180*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define CONFIG_HWCONFIG /* enable hwconfig */ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* 185*4882a593Smuzhiyun * SDRAM on the Local Bus 186*4882a593Smuzhiyun */ 187*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 188*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 189*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull 190*4882a593Smuzhiyun #else 191*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE 192*4882a593Smuzhiyun #endif 193*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* 196*4882a593Smuzhiyun * Base Register 2 and Option Register 2 configure SDRAM. 197*4882a593Smuzhiyun * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 198*4882a593Smuzhiyun * 199*4882a593Smuzhiyun * For BR2, need: 200*4882a593Smuzhiyun * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 201*4882a593Smuzhiyun * port-size = 32-bits = BR2[19:20] = 11 202*4882a593Smuzhiyun * no parity checking = BR2[21:22] = 00 203*4882a593Smuzhiyun * SDRAM for MSEL = BR2[24:26] = 011 204*4882a593Smuzhiyun * Valid = BR[31] = 1 205*4882a593Smuzhiyun * 206*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 207*4882a593Smuzhiyun * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 208*4882a593Smuzhiyun * 209*4882a593Smuzhiyun * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 210*4882a593Smuzhiyun * FIXME: the top 17 bits of BR2. 211*4882a593Smuzhiyun */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM \ 214*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \ 215*4882a593Smuzhiyun | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 219*4882a593Smuzhiyun * 220*4882a593Smuzhiyun * For OR2, need: 221*4882a593Smuzhiyun * 64MB mask for AM, OR2[0:7] = 1111 1100 222*4882a593Smuzhiyun * XAM, OR2[17:18] = 11 223*4882a593Smuzhiyun * 9 columns OR2[19-21] = 010 224*4882a593Smuzhiyun * 13 rows OR2[23-25] = 100 225*4882a593Smuzhiyun * EAD set for extra time OR[31] = 1 226*4882a593Smuzhiyun * 227*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 228*4882a593Smuzhiyun * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xfc006901 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 234*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 235*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 236*4882a593Smuzhiyun #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* 239*4882a593Smuzhiyun * Common settings for all Local Bus SDRAM commands. 240*4882a593Smuzhiyun * At run time, either BSMA1516 (for CPU 1.1) 241*4882a593Smuzhiyun * or BSMA1617 (for CPU 1.0) (old) 242*4882a593Smuzhiyun * is OR'ed in too. 243*4882a593Smuzhiyun */ 244*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 245*4882a593Smuzhiyun | LSDMR_PRETOACT7 \ 246*4882a593Smuzhiyun | LSDMR_ACTTORW7 \ 247*4882a593Smuzhiyun | LSDMR_BL8 \ 248*4882a593Smuzhiyun | LSDMR_WRC4 \ 249*4882a593Smuzhiyun | LSDMR_CL3 \ 250*4882a593Smuzhiyun | LSDMR_RFEN \ 251*4882a593Smuzhiyun ) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* 254*4882a593Smuzhiyun * The CADMUS registers are connected to CS3 on CDS. 255*4882a593Smuzhiyun * The new memory map places CADMUS at 0xf8000000. 256*4882a593Smuzhiyun * 257*4882a593Smuzhiyun * For BR3, need: 258*4882a593Smuzhiyun * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 259*4882a593Smuzhiyun * port-size = 8-bits = BR[19:20] = 01 260*4882a593Smuzhiyun * no parity checking = BR[21:22] = 00 261*4882a593Smuzhiyun * GPMC for MSEL = BR[24:26] = 000 262*4882a593Smuzhiyun * Valid = BR[31] = 1 263*4882a593Smuzhiyun * 264*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 265*4882a593Smuzhiyun * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 266*4882a593Smuzhiyun * 267*4882a593Smuzhiyun * For OR3, need: 268*4882a593Smuzhiyun * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 269*4882a593Smuzhiyun * disable buffer ctrl OR[19] = 0 270*4882a593Smuzhiyun * CSNT OR[20] = 1 271*4882a593Smuzhiyun * ACS OR[21:22] = 11 272*4882a593Smuzhiyun * XACS OR[23] = 1 273*4882a593Smuzhiyun * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 274*4882a593Smuzhiyun * SETA OR[28] = 0 275*4882a593Smuzhiyun * TRLX OR[29] = 1 276*4882a593Smuzhiyun * EHTR OR[30] = 1 277*4882a593Smuzhiyun * EAD extra time OR[31] = 1 278*4882a593Smuzhiyun * 279*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 280*4882a593Smuzhiyun * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 281*4882a593Smuzhiyun */ 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define CONFIG_FSL_CADMUS 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define CADMUS_BASE_ADDR 0xf8000000 286*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 287*4882a593Smuzhiyun #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull 288*4882a593Smuzhiyun #else 289*4882a593Smuzhiyun #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR 290*4882a593Smuzhiyun #endif 291*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM \ 292*4882a593Smuzhiyun (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V) 293*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 296*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 297*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 300*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 303*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /* Serial Port */ 306*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 2 307*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 308*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 309*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 312*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 315*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* 318*4882a593Smuzhiyun * I2C 319*4882a593Smuzhiyun */ 320*4882a593Smuzhiyun #define CONFIG_SYS_I2C 321*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 322*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 323*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 324*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 325*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* EEPROM */ 328*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 329*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_CCID 330*4882a593Smuzhiyun #define CONFIG_SYS_ID_EEPROM 331*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 332*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* 335*4882a593Smuzhiyun * General PCI 336*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 337*4882a593Smuzhiyun */ 338*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 339*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 340*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000 341*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 342*4882a593Smuzhiyun #else 343*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 344*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 345*4882a593Smuzhiyun #endif 346*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 347*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 348*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 349*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 350*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull 351*4882a593Smuzhiyun #else 352*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 353*4882a593Smuzhiyun #endif 354*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #ifdef CONFIG_PCIE1 357*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "Slot" 358*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 359*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 360*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 361*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull 362*4882a593Smuzhiyun #else 363*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 364*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 365*4882a593Smuzhiyun #endif 366*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 367*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000 368*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 369*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 370*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull 371*4882a593Smuzhiyun #else 372*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 373*4882a593Smuzhiyun #endif 374*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 375*4882a593Smuzhiyun #endif 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* 378*4882a593Smuzhiyun * RapidIO MMU 379*4882a593Smuzhiyun */ 380*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000 381*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 382*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull 383*4882a593Smuzhiyun #else 384*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000 385*4882a593Smuzhiyun #endif 386*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #ifdef CONFIG_LEGACY 389*4882a593Smuzhiyun #define BRIDGE_ID 17 390*4882a593Smuzhiyun #define VIA_ID 2 391*4882a593Smuzhiyun #else 392*4882a593Smuzhiyun #define BRIDGE_ID 28 393*4882a593Smuzhiyun #define VIA_ID 4 394*4882a593Smuzhiyun #endif 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #if defined(CONFIG_PCI) 397*4882a593Smuzhiyun #undef CONFIG_EEPRO100 398*4882a593Smuzhiyun #undef CONFIG_TULIP 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 407*4882a593Smuzhiyun #define CONFIG_TSEC1 1 408*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC0" 409*4882a593Smuzhiyun #define CONFIG_TSEC2 1 410*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC1" 411*4882a593Smuzhiyun #define CONFIG_TSEC3 1 412*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC2" 413*4882a593Smuzhiyun #define CONFIG_TSEC4 414*4882a593Smuzhiyun #define CONFIG_TSEC4_NAME "eTSEC3" 415*4882a593Smuzhiyun #undef CONFIG_MPC85XX_FEC 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define CONFIG_PHY_MARVELL 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 420*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 1 421*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 2 422*4882a593Smuzhiyun #define TSEC4_PHY_ADDR 3 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 425*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 426*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 427*4882a593Smuzhiyun #define TSEC4_PHYIDX 0 428*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 429*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 430*4882a593Smuzhiyun #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 431*4882a593Smuzhiyun #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* Options are: eTSEC[0-3] */ 434*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC0" 435*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* 438*4882a593Smuzhiyun * Environment 439*4882a593Smuzhiyun */ 440*4882a593Smuzhiyun #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 441*4882a593Smuzhiyun #define CONFIG_ENV_ADDR 0xfff80000 442*4882a593Smuzhiyun #else 443*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 444*4882a593Smuzhiyun #endif 445*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */ 446*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 449*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun /* 452*4882a593Smuzhiyun * BOOTP options 453*4882a593Smuzhiyun */ 454*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 455*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 456*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 457*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* 462*4882a593Smuzhiyun * Miscellaneous configurable options 463*4882a593Smuzhiyun */ 464*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 465*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 466*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 467*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* 470*4882a593Smuzhiyun * For booting Linux, the board info and command line data 471*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 472*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 473*4882a593Smuzhiyun */ 474*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 475*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 478*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 479*4882a593Smuzhiyun #endif 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun /* 482*4882a593Smuzhiyun * Environment Configuration 483*4882a593Smuzhiyun */ 484*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 485*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 486*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 487*4882a593Smuzhiyun #define CONFIG_HAS_ETH2 488*4882a593Smuzhiyun #define CONFIG_HAS_ETH3 489*4882a593Smuzhiyun #endif 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define CONFIG_IPADDR 192.168.1.253 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define CONFIG_HOSTNAME unknown 494*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/nfsroot" 495*4882a593Smuzhiyun #define CONFIG_BOOTFILE "8548cds/uImage.uboot" 496*4882a593Smuzhiyun #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #define CONFIG_SERVERIP 192.168.1.1 499*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.1.1 500*4882a593Smuzhiyun #define CONFIG_NETMASK 255.255.255.0 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 505*4882a593Smuzhiyun "hwconfig=fsl_ddr:ecc=off\0" \ 506*4882a593Smuzhiyun "netdev=eth0\0" \ 507*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 508*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; " \ 509*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 510*4882a593Smuzhiyun " +$filesize; " \ 511*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 512*4882a593Smuzhiyun " +$filesize; " \ 513*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 514*4882a593Smuzhiyun " $filesize; " \ 515*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 516*4882a593Smuzhiyun " +$filesize; " \ 517*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 518*4882a593Smuzhiyun " $filesize\0" \ 519*4882a593Smuzhiyun "consoledev=ttyS1\0" \ 520*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 521*4882a593Smuzhiyun "ramdiskfile=ramdisk.uboot\0" \ 522*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 523*4882a593Smuzhiyun "fdtfile=mpc8548cds.dtb\0" 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 526*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 527*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 528*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 529*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 530*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 531*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 532*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 535*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 536*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 537*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 538*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 539*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 540*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun #endif /* __CONFIG_H */ 545