1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * mpc8544ds board configuration file 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 15*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff80000 16*4882a593Smuzhiyun #endif 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define CONFIG_PCI1 1 /* PCI controller 1 */ 19*4882a593Smuzhiyun #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 20*4882a593Smuzhiyun #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 21*4882a593Smuzhiyun #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */ 22*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 23*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 24*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 25*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 28*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 29*4882a593Smuzhiyun #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 32*4882a593Smuzhiyun extern unsigned long get_board_sys_clk(unsigned long dummy); 33*4882a593Smuzhiyun #endif 34*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 40*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* 43*4882a593Smuzhiyun * Only possible on E500 Version 2 or newer cores. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 1 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 48*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xe0000000 51*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* DDR Setup */ 54*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 55*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 56*4882a593Smuzhiyun #define CONFIG_DDR_SPD 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 59*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 62*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 63*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 66*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 2 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* I2C addresses of SPD EEPROMs */ 69*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* Make sure required options are set */ 72*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM 73*4882a593Smuzhiyun #error ("CONFIG_SPD_EEPROM is required") 74*4882a593Smuzhiyun #endif 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * Memory map 80*4882a593Smuzhiyun * 81*4882a593Smuzhiyun * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 82*4882a593Smuzhiyun * 83*4882a593Smuzhiyun * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 84*4882a593Smuzhiyun * 85*4882a593Smuzhiyun * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 86*4882a593Smuzhiyun * 87*4882a593Smuzhiyun * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 88*4882a593Smuzhiyun * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 89*4882a593Smuzhiyun * 90*4882a593Smuzhiyun * Localbus cacheable 91*4882a593Smuzhiyun * 92*4882a593Smuzhiyun * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable 93*4882a593Smuzhiyun * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0 94*4882a593Smuzhiyun * 95*4882a593Smuzhiyun * Localbus non-cacheable 96*4882a593Smuzhiyun * 97*4882a593Smuzhiyun * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable 98*4882a593Smuzhiyun * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 99*4882a593Smuzhiyun * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 100*4882a593Smuzhiyun * 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* 104*4882a593Smuzhiyun * Local Bus Definitions 105*4882a593Smuzhiyun */ 106*4882a593Smuzhiyun #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM 0xff801001 111*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM 0xfe801001 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM 0xff806e65 114*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xff806e65 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 119*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 120*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 121*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 122*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 123*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 124*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 130*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */ 135*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */ 138*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 141*4882a593Smuzhiyun #define PIXIS_BASE 0xf8100000 /* PIXIS registers */ 142*4882a593Smuzhiyun #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 143*4882a593Smuzhiyun #define PIXIS_VER 0x1 /* Board version at offset 1 */ 144*4882a593Smuzhiyun #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 145*4882a593Smuzhiyun #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 146*4882a593Smuzhiyun #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch 147*4882a593Smuzhiyun * register */ 148*4882a593Smuzhiyun #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 149*4882a593Smuzhiyun #define PIXIS_VCTL 0x10 /* VELA Control Register */ 150*4882a593Smuzhiyun #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 151*4882a593Smuzhiyun #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 152*4882a593Smuzhiyun #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 153*4882a593Smuzhiyun #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 154*4882a593Smuzhiyun #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 155*4882a593Smuzhiyun #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 156*4882a593Smuzhiyun #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 157*4882a593Smuzhiyun #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 158*4882a593Smuzhiyun #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 159*4882a593Smuzhiyun #define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */ 160*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 161*4882a593Smuzhiyun #define PIXIS_VSPEED2_TSEC1SER 0x2 162*4882a593Smuzhiyun #define PIXIS_VSPEED2_TSEC3SER 0x1 163*4882a593Smuzhiyun #define PIXIS_VCFGEN1_TSEC1SER 0x20 164*4882a593Smuzhiyun #define PIXIS_VCFGEN1_TSEC3SER 0x40 165*4882a593Smuzhiyun #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER) 166*4882a593Smuzhiyun #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 169*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */ 170*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 173*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 176*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8 179*4882a593Smuzhiyun * open - index 2 180*4882a593Smuzhiyun * shorted - index 1 181*4882a593Smuzhiyun */ 182*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 183*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 184*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 185*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 188*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 191*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* I2C */ 194*4882a593Smuzhiyun #define CONFIG_SYS_I2C 195*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 196*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 197*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 198*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 199*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 200*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* 203*4882a593Smuzhiyun * General PCI 204*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 205*4882a593Smuzhiyun */ 206*4882a593Smuzhiyun #define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */ 207*4882a593Smuzhiyun #define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */ 208*4882a593Smuzhiyun #define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */ 209*4882a593Smuzhiyun #define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000 212*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000 213*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000 214*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 215*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 216*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 217*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 218*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* controller 2, Slot 1, tgtid 1, Base address 9000 */ 221*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_NAME "Slot 1" 222*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000 223*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000 224*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000 225*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 226*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000 227*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 228*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000 229*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* controller 1, Slot 2,tgtid 2, Base address a000 */ 232*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "Slot 2" 233*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 234*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 235*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 236*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 237*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000 238*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 239*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000 240*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* controller 3, direct to uli, tgtid 3, Base address b000 */ 243*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_NAME "ULI" 244*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 245*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000 246*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000 247*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */ 248*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */ 249*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 250*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */ 251*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */ 252*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000 253*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000 254*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000 255*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #if defined(CONFIG_PCI) 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /*PCIE video card used*/ 260*4882a593Smuzhiyun #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /*PCI video card used*/ 263*4882a593Smuzhiyun /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* video */ 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #if defined(CONFIG_VIDEO) 268*4882a593Smuzhiyun #define CONFIG_BIOSEMU 269*4882a593Smuzhiyun #define CONFIG_ATI_RADEON_FB 270*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 271*4882a593Smuzhiyun #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 272*4882a593Smuzhiyun #endif 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #undef CONFIG_EEPRO100 275*4882a593Smuzhiyun #undef CONFIG_TULIP 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP 278*4882a593Smuzhiyun #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 279*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 280*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 281*4882a593Smuzhiyun #endif 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 284*4882a593Smuzhiyun #define CONFIG_SCSI_AHCI 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI 287*4882a593Smuzhiyun #define CONFIG_LIBATA 288*4882a593Smuzhiyun #define CONFIG_SATA_ULI5288 289*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 290*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN 1 291*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 292*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 293*4882a593Smuzhiyun #endif /* SCSCI */ 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 300*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 301*4882a593Smuzhiyun #define CONFIG_TSEC1 1 302*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 303*4882a593Smuzhiyun #define CONFIG_TSEC3 1 304*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC3" 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define CONFIG_PIXIS_SGMII_CMD 307*4882a593Smuzhiyun #define CONFIG_FSL_SGMII_RISER 1 308*4882a593Smuzhiyun #define SGMII_RISER_PHY_OFFSET 0x1c 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 311*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 1 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 314*4882a593Smuzhiyun #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 317*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 320*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* 323*4882a593Smuzhiyun * Environment 324*4882a593Smuzhiyun */ 325*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */ 326*4882a593Smuzhiyun #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 327*4882a593Smuzhiyun #define CONFIG_ENV_ADDR 0xfff80000 328*4882a593Smuzhiyun #else 329*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 330*4882a593Smuzhiyun #endif 331*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 334*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* 337*4882a593Smuzhiyun * BOOTP options 338*4882a593Smuzhiyun */ 339*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 340*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 341*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 342*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* 345*4882a593Smuzhiyun * USB 346*4882a593Smuzhiyun */ 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD 349*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 350*4882a593Smuzhiyun #define CONFIG_PCI_EHCI_DEVICE 0 351*4882a593Smuzhiyun #endif 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun /* 356*4882a593Smuzhiyun * Miscellaneous configurable options 357*4882a593Smuzhiyun */ 358*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 359*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 360*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 361*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* 364*4882a593Smuzhiyun * For booting Linux, the board info and command line data 365*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 366*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 367*4882a593Smuzhiyun */ 368*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 369*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 372*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 373*4882a593Smuzhiyun #endif 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* 376*4882a593Smuzhiyun * Environment Configuration 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* The mac addresses for all ethernet interface */ 380*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 381*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 382*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 383*4882a593Smuzhiyun #endif 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #define CONFIG_IPADDR 192.168.1.251 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #define CONFIG_HOSTNAME 8544ds_unknown 388*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/nfs/mpc85xx" 389*4882a593Smuzhiyun #define CONFIG_BOOTFILE "8544ds/uImage.uboot" 390*4882a593Smuzhiyun #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */ 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define CONFIG_SERVERIP 192.168.1.1 393*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.1.1 394*4882a593Smuzhiyun #define CONFIG_NETMASK 255.255.0.0 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 399*4882a593Smuzhiyun "netdev=eth0\0" \ 400*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 401*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; " \ 402*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 403*4882a593Smuzhiyun " +$filesize; " \ 404*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 405*4882a593Smuzhiyun " +$filesize; " \ 406*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 407*4882a593Smuzhiyun " $filesize; " \ 408*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 409*4882a593Smuzhiyun " +$filesize; " \ 410*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 411*4882a593Smuzhiyun " $filesize\0" \ 412*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 413*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 414*4882a593Smuzhiyun "ramdiskfile=8544ds/ramdisk.uboot\0" \ 415*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 416*4882a593Smuzhiyun "fdtfile=8544ds/mpc8544ds.dtb\0" \ 417*4882a593Smuzhiyun "bdev=sda3\0" 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 420*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 421*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 422*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 423*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 424*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 425*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 426*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 429*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 430*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 431*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 432*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 433*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 434*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 437*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 438*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 439*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 440*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 441*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #endif /* __CONFIG_H */ 444