1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * mpc8536ds board configuration file 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include "../board/freescale/common/ics307_clk.h" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 17*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SDCARD 1 18*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xf8f40000 19*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 20*4882a593Smuzhiyun #endif 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH 23*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SPIFLASH 1 24*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xf8f40000 25*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 26*4882a593Smuzhiyun #endif 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 29*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 30*4882a593Smuzhiyun #endif 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 33*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 34*4882a593Smuzhiyun #endif 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #ifndef CONFIG_SYS_MONITOR_BASE 37*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 38*4882a593Smuzhiyun #endif 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 41*4882a593Smuzhiyun #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 42*4882a593Smuzhiyun #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 43*4882a593Smuzhiyun #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */ 44*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 45*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 46*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 47*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 51*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 54*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 55*4882a593Smuzhiyun #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* 58*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 61*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 1 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 66*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 1 67*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 71*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* 74*4882a593Smuzhiyun * Config the L2 Cache as L2 SRAM 75*4882a593Smuzhiyun */ 76*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 77*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 78*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 79*4882a593Smuzhiyun #else 80*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 81*4882a593Smuzhiyun #endif 82*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE (512 << 10) 83*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xffe00000 86*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #if defined(CONFIG_NAND_SPL) 89*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 90*4882a593Smuzhiyun #endif 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* DDR Setup */ 93*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 94*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 95*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 96*4882a593Smuzhiyun #define CONFIG_DDR_SPD 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 99*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 102*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 105*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 2 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* I2C addresses of SPD EEPROMs */ 108*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 109*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 1 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* These are used when DDR doesn't use SPD. */ 112*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 114*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 115*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 116*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 0x00260802 117*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 118*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 119*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1 0x00480432 120*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2 0x00000000 121*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL 0x06180100 122*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 123*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 124*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 125*4882a593Smuzhiyun #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 126*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 127*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL2 0x04400010 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 130*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 131*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SBE 0x00010000 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* Make sure required options are set */ 134*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM 135*4882a593Smuzhiyun #error ("CONFIG_SPD_EEPROM is required") 136*4882a593Smuzhiyun #endif 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* 141*4882a593Smuzhiyun * Memory map -- xxx -this is wrong, needs updating 142*4882a593Smuzhiyun * 143*4882a593Smuzhiyun * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 144*4882a593Smuzhiyun * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 145*4882a593Smuzhiyun * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 146*4882a593Smuzhiyun * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 147*4882a593Smuzhiyun * 148*4882a593Smuzhiyun * Localbus cacheable (TBD) 149*4882a593Smuzhiyun * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 150*4882a593Smuzhiyun * 151*4882a593Smuzhiyun * Localbus non-cacheable 152*4882a593Smuzhiyun * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 153*4882a593Smuzhiyun * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 154*4882a593Smuzhiyun * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 155*4882a593Smuzhiyun * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 156*4882a593Smuzhiyun * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 157*4882a593Smuzhiyun * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* 161*4882a593Smuzhiyun * Local Bus Definitions 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 164*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 165*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 166*4882a593Smuzhiyun #else 167*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 168*4882a593Smuzhiyun #endif 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define CONFIG_FLASH_BR_PRELIM \ 171*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V) 172*4882a593Smuzhiyun #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM \ 175*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 176*4882a593Smuzhiyun | BR_PS_16 | BR_V) 177*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 180*4882a593Smuzhiyun CONFIG_SYS_FLASH_BASE_PHYS } 181*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 182*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 185*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 186*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 187*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 188*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 191*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 192*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 193*4882a593Smuzhiyun #else 194*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 195*4882a593Smuzhiyun #endif 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 198*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 199*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 200*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define CONFIG_HWCONFIG /* enable hwconfig */ 205*4882a593Smuzhiyun #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 206*4882a593Smuzhiyun #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 207*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 208*4882a593Smuzhiyun #define PIXIS_BASE_PHYS 0xfffdf0000ull 209*4882a593Smuzhiyun #else 210*4882a593Smuzhiyun #define PIXIS_BASE_PHYS PIXIS_BASE 211*4882a593Smuzhiyun #endif 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 214*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 217*4882a593Smuzhiyun #define PIXIS_VER 0x1 /* Board version at offset 1 */ 218*4882a593Smuzhiyun #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 219*4882a593Smuzhiyun #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 220*4882a593Smuzhiyun #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 221*4882a593Smuzhiyun #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 222*4882a593Smuzhiyun #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 223*4882a593Smuzhiyun #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 224*4882a593Smuzhiyun #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 225*4882a593Smuzhiyun #define PIXIS_VCTL 0x10 /* VELA Control Register */ 226*4882a593Smuzhiyun #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 227*4882a593Smuzhiyun #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 228*4882a593Smuzhiyun #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 229*4882a593Smuzhiyun #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 230*4882a593Smuzhiyun #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 231*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 232*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 233*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 234*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 235*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 236*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 237*4882a593Smuzhiyun #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 238*4882a593Smuzhiyun #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 239*4882a593Smuzhiyun #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 240*4882a593Smuzhiyun #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 241*4882a593Smuzhiyun #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 242*4882a593Smuzhiyun #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 243*4882a593Smuzhiyun #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 244*4882a593Smuzhiyun #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 245*4882a593Smuzhiyun #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 246*4882a593Smuzhiyun #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 247*4882a593Smuzhiyun #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 248*4882a593Smuzhiyun #define PIXIS_LED 0x25 /* LED Register */ 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* old pixis referenced names */ 253*4882a593Smuzhiyun #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 254*4882a593Smuzhiyun #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 255*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 258*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 259*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET \ 262*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 263*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 266*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #ifndef CONFIG_NAND_SPL 269*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xffa00000 270*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 271*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 272*4882a593Smuzhiyun #else 273*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 274*4882a593Smuzhiyun #endif 275*4882a593Smuzhiyun #else 276*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xfff00000 277*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 278*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 279*4882a593Smuzhiyun #else 280*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 281*4882a593Smuzhiyun #endif 282*4882a593Smuzhiyun #endif 283*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 284*4882a593Smuzhiyun CONFIG_SYS_NAND_BASE + 0x40000, \ 285*4882a593Smuzhiyun CONFIG_SYS_NAND_BASE + 0x80000, \ 286*4882a593Smuzhiyun CONFIG_SYS_NAND_BASE + 0xC0000} 287*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 4 288*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC 1 289*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* NAND boot: 4K NAND loader config */ 292*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 293*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 294*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 295*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START \ 296*4882a593Smuzhiyun (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 297*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 298*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 299*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun /* NAND flash config */ 302*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BR_PRELIM \ 303*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 304*4882a593Smuzhiyun | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 305*4882a593Smuzhiyun | BR_PS_8 /* Port Size = 8 bit */ \ 306*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 307*4882a593Smuzhiyun | BR_V) /* valid */ 308*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 309*4882a593Smuzhiyun | OR_FCM_PGS /* Large Page*/ \ 310*4882a593Smuzhiyun | OR_FCM_CSCT \ 311*4882a593Smuzhiyun | OR_FCM_CST \ 312*4882a593Smuzhiyun | OR_FCM_CHT \ 313*4882a593Smuzhiyun | OR_FCM_SCY_1 \ 314*4882a593Smuzhiyun | OR_FCM_TRLX \ 315*4882a593Smuzhiyun | OR_FCM_EHTR) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 318*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 319*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 320*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define CONFIG_SYS_BR4_PRELIM \ 323*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \ 324*4882a593Smuzhiyun | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 325*4882a593Smuzhiyun | BR_PS_8 /* Port Size = 8 bit */ \ 326*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 327*4882a593Smuzhiyun | BR_V) /* valid */ 328*4882a593Smuzhiyun #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 329*4882a593Smuzhiyun #define CONFIG_SYS_BR5_PRELIM \ 330*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \ 331*4882a593Smuzhiyun | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 332*4882a593Smuzhiyun | BR_PS_8 /* Port Size = 8 bit */ \ 333*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 334*4882a593Smuzhiyun | BR_V) /* valid */ 335*4882a593Smuzhiyun #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define CONFIG_SYS_BR6_PRELIM \ 338*4882a593Smuzhiyun (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \ 339*4882a593Smuzhiyun | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 340*4882a593Smuzhiyun | BR_PS_8 /* Port Size = 8 bit */ \ 341*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 342*4882a593Smuzhiyun | BR_V) /* valid */ 343*4882a593Smuzhiyun #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8 346*4882a593Smuzhiyun * open - index 2 347*4882a593Smuzhiyun * shorted - index 1 348*4882a593Smuzhiyun */ 349*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 350*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 351*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 352*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 353*4882a593Smuzhiyun #ifdef CONFIG_NAND_SPL 354*4882a593Smuzhiyun #define CONFIG_NS16550_MIN_FUNCTIONS 355*4882a593Smuzhiyun #endif 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 358*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 361*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* 364*4882a593Smuzhiyun * I2C 365*4882a593Smuzhiyun */ 366*4882a593Smuzhiyun #define CONFIG_SYS_I2C 367*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 368*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 369*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 370*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 371*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 372*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 373*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 374*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} } 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun /* 377*4882a593Smuzhiyun * I2C2 EEPROM 378*4882a593Smuzhiyun */ 379*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 380*4882a593Smuzhiyun #ifdef CONFIG_ID_EEPROM 381*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 382*4882a593Smuzhiyun #endif 383*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 384*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 385*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 1 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* 388*4882a593Smuzhiyun * eSPI - Enhanced SPI 389*4882a593Smuzhiyun */ 390*4882a593Smuzhiyun #define CONFIG_HARD_SPI 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #if defined(CONFIG_SPI_FLASH) 393*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 394*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE 0 395*4882a593Smuzhiyun #endif 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* 398*4882a593Smuzhiyun * General PCI 399*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 400*4882a593Smuzhiyun */ 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 403*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 404*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 405*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 406*4882a593Smuzhiyun #else 407*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 408*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 409*4882a593Smuzhiyun #endif 410*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 411*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 412*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 413*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 414*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 415*4882a593Smuzhiyun #else 416*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 417*4882a593Smuzhiyun #endif 418*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* controller 1, Slot 1, tgtid 1, Base address a000 */ 421*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "Slot 1" 422*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 423*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 424*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 425*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 426*4882a593Smuzhiyun #else 427*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 428*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 429*4882a593Smuzhiyun #endif 430*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 431*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 432*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 433*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 434*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 435*4882a593Smuzhiyun #else 436*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 437*4882a593Smuzhiyun #endif 438*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 441*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_NAME "Slot 2" 442*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 443*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 444*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 445*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 446*4882a593Smuzhiyun #else 447*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 448*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 449*4882a593Smuzhiyun #endif 450*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 451*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 452*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 453*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 454*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 455*4882a593Smuzhiyun #else 456*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 457*4882a593Smuzhiyun #endif 458*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 461*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_NAME "Slot 3" 462*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 463*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 464*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 465*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 466*4882a593Smuzhiyun #else 467*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 468*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 469*4882a593Smuzhiyun #endif 470*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 471*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 472*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 473*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 474*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 475*4882a593Smuzhiyun #else 476*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 477*4882a593Smuzhiyun #endif 478*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #if defined(CONFIG_PCI) 481*4882a593Smuzhiyun /*PCIE video card used*/ 482*4882a593Smuzhiyun #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /*PCI video card used*/ 485*4882a593Smuzhiyun /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun /* video */ 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #if defined(CONFIG_VIDEO) 490*4882a593Smuzhiyun #define CONFIG_BIOSEMU 491*4882a593Smuzhiyun #define CONFIG_ATI_RADEON_FB 492*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 493*4882a593Smuzhiyun #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 494*4882a593Smuzhiyun #endif 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #undef CONFIG_EEPRO100 497*4882a593Smuzhiyun #undef CONFIG_TULIP 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP 500*4882a593Smuzhiyun #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 501*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 502*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 503*4882a593Smuzhiyun #endif 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun /* SATA */ 510*4882a593Smuzhiyun #define CONFIG_LIBATA 511*4882a593Smuzhiyun #define CONFIG_FSL_SATA 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 514*4882a593Smuzhiyun #define CONFIG_SATA1 515*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 516*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 517*4882a593Smuzhiyun #define CONFIG_SATA2 518*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 519*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA 522*4882a593Smuzhiyun #define CONFIG_LBA48 523*4882a593Smuzhiyun #endif 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 528*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 529*4882a593Smuzhiyun #define CONFIG_TSEC1 1 530*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 531*4882a593Smuzhiyun #define CONFIG_TSEC3 1 532*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC3" 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun #define CONFIG_FSL_SGMII_RISER 1 535*4882a593Smuzhiyun #define SGMII_RISER_PHY_OFFSET 0x1c 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 538*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 541*4882a593Smuzhiyun #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 544*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun /* 551*4882a593Smuzhiyun * Environment 552*4882a593Smuzhiyun */ 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) 555*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_SPIFLASH) 556*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 557*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 558*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 559*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 560*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 561*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0xF0000 562*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 563*4882a593Smuzhiyun #elif defined(CONFIG_RAMBOOT_SDCARD) 564*4882a593Smuzhiyun #define CONFIG_FSL_FIXED_MMC_LOCATION 565*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 566*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 567*4882a593Smuzhiyun #else 568*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 569*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 570*4882a593Smuzhiyun #endif 571*4882a593Smuzhiyun #else 572*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 573*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 574*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 575*4882a593Smuzhiyun #endif 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 578*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #ifdef CONFIG_MMC 583*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 584*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 585*4882a593Smuzhiyun #endif 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* 588*4882a593Smuzhiyun * USB 589*4882a593Smuzhiyun */ 590*4882a593Smuzhiyun #define CONFIG_HAS_FSL_MPH_USB 591*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_MPH_USB 592*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD 593*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 594*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 595*4882a593Smuzhiyun #endif 596*4882a593Smuzhiyun #endif 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun /* 599*4882a593Smuzhiyun * Miscellaneous configurable options 600*4882a593Smuzhiyun */ 601*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 602*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 603*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 604*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun /* 607*4882a593Smuzhiyun * For booting Linux, the board info and command line data 608*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 609*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 610*4882a593Smuzhiyun */ 611*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 612*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 615*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 616*4882a593Smuzhiyun #endif 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun /* 619*4882a593Smuzhiyun * Environment Configuration 620*4882a593Smuzhiyun */ 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun /* The mac addresses for all ethernet interface */ 623*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 624*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 625*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 626*4882a593Smuzhiyun #define CONFIG_HAS_ETH2 627*4882a593Smuzhiyun #define CONFIG_HAS_ETH3 628*4882a593Smuzhiyun #endif 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun #define CONFIG_IPADDR 192.168.1.254 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun #define CONFIG_HOSTNAME unknown 633*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 634*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 635*4882a593Smuzhiyun #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #define CONFIG_SERVERIP 192.168.1.1 638*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.1.1 639*4882a593Smuzhiyun #define CONFIG_NETMASK 255.255.255.0 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun /* default location for tftp and bootm */ 642*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 645*4882a593Smuzhiyun "netdev=eth0\0" \ 646*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 647*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; " \ 648*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 649*4882a593Smuzhiyun " +$filesize; " \ 650*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 651*4882a593Smuzhiyun " +$filesize; " \ 652*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 653*4882a593Smuzhiyun " $filesize; " \ 654*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 655*4882a593Smuzhiyun " +$filesize; " \ 656*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 657*4882a593Smuzhiyun " $filesize\0" \ 658*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 659*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 660*4882a593Smuzhiyun "ramdiskfile=8536ds/ramdisk.uboot\0" \ 661*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 662*4882a593Smuzhiyun "fdtfile=8536ds/mpc8536ds.dtb\0" \ 663*4882a593Smuzhiyun "bdev=sda3\0" \ 664*4882a593Smuzhiyun "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun #define CONFIG_HDBOOT \ 667*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 668*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 669*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 670*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 671*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 674*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 675*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 676*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 677*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 678*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 679*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 680*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 683*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 684*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 685*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 686*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 687*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 688*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun #endif /* __CONFIG_H */ 693