1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2007 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * Kevin Lam <kevin.lam@freescale.com> 4*4882a593Smuzhiyun * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __CONFIG_H 10*4882a593Smuzhiyun #define __CONFIG_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* 13*4882a593Smuzhiyun * High Level Configuration Options 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun #define CONFIG_E300 1 /* E300 family */ 16*4882a593Smuzhiyun #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 17*4882a593Smuzhiyun #define CONFIG_MPC837XERDB 1 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xFE000000 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 22*4882a593Smuzhiyun #define CONFIG_HWCONFIG 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * On-board devices 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ 28*4882a593Smuzhiyun #define CONFIG_VSC7385_ENET 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * System Clock Setup 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun #ifdef CONFIG_PCISLAVE 34*4882a593Smuzhiyun #define CONFIG_83XX_PCICLK 66666667 /* in HZ */ 35*4882a593Smuzhiyun #else 36*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 37*4882a593Smuzhiyun #define CONFIG_PCIE 38*4882a593Smuzhiyun #endif 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 41*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 42*4882a593Smuzhiyun #endif 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * Hardware Reset Configuration Word 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 48*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 49*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 50*4882a593Smuzhiyun HRCWL_SVCOD_DIV_2 |\ 51*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN_5X1 |\ 52*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #ifdef CONFIG_PCISLAVE 55*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 56*4882a593Smuzhiyun HRCWH_PCI_AGENT |\ 57*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_DISABLE |\ 58*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 59*4882a593Smuzhiyun HRCWH_FROM_0XFFF00100 |\ 60*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 61*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 62*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 63*4882a593Smuzhiyun HRCWH_RL_EXT_LEGACY |\ 64*4882a593Smuzhiyun HRCWH_TSEC1M_IN_RGMII |\ 65*4882a593Smuzhiyun HRCWH_TSEC2M_IN_RGMII |\ 66*4882a593Smuzhiyun HRCWH_BIG_ENDIAN |\ 67*4882a593Smuzhiyun HRCWH_LDP_CLEAR) 68*4882a593Smuzhiyun #else 69*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 70*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 71*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 72*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 73*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 74*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 75*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 76*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 77*4882a593Smuzhiyun HRCWH_RL_EXT_LEGACY |\ 78*4882a593Smuzhiyun HRCWH_TSEC1M_IN_RGMII |\ 79*4882a593Smuzhiyun HRCWH_TSEC2M_IN_RGMII |\ 80*4882a593Smuzhiyun HRCWH_BIG_ENDIAN |\ 81*4882a593Smuzhiyun HRCWH_LDP_CLEAR) 82*4882a593Smuzhiyun #endif 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* System performance - define the value i.e. CONFIG_SYS_XXX 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* Arbiter Configuration Register */ 88*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 89*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* System Priority Control Regsiter */ 92*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* System Clock Configuration Register */ 95*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ 96*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ 97*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */ 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* 100*4882a593Smuzhiyun * System IO Config 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun #define CONFIG_SYS_SICRH 0x08200000 103*4882a593Smuzhiyun #define CONFIG_SYS_SICRL 0x00000000 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * Output Buffer Impedance 107*4882a593Smuzhiyun */ 108*4882a593Smuzhiyun #define CONFIG_SYS_OBIR 0x30100000 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* 111*4882a593Smuzhiyun * IMMR new address 112*4882a593Smuzhiyun */ 113*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xE0000000 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* 116*4882a593Smuzhiyun * Device configurations 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* Vitesse 7385 */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_ENET 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CONFIG_TSEC2 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* The flash address and size of the VSC7385 firmware image */ 126*4882a593Smuzhiyun #define CONFIG_VSC7385_IMAGE 0xFE7FE000 127*4882a593Smuzhiyun #define CONFIG_VSC7385_IMAGE_SIZE 8192 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #endif 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* 132*4882a593Smuzhiyun * DDR Setup 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 135*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 136*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 137*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000 138*4882a593Smuzhiyun #define CONFIG_SYS_83XX_DDR_USES_CS0 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #undef CONFIG_DDR_ECC /* support DDR ECC function */ 143*4882a593Smuzhiyun #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* 148*4882a593Smuzhiyun * Manually set up DDR parameters 149*4882a593Smuzhiyun */ 150*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 151*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 152*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 153*4882a593Smuzhiyun | CSCONFIG_ODT_WR_ONLY_CURRENT \ 154*4882a593Smuzhiyun | CSCONFIG_ROW_BIT_13 \ 155*4882a593Smuzhiyun | CSCONFIG_COL_BIT_10) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 158*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 159*4882a593Smuzhiyun | (0 << TIMING_CFG0_WRT_SHIFT) \ 160*4882a593Smuzhiyun | (0 << TIMING_CFG0_RRT_SHIFT) \ 161*4882a593Smuzhiyun | (0 << TIMING_CFG0_WWT_SHIFT) \ 162*4882a593Smuzhiyun | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 163*4882a593Smuzhiyun | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 164*4882a593Smuzhiyun | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 165*4882a593Smuzhiyun | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 166*4882a593Smuzhiyun /* 0x00260802 */ /* DDR400 */ 167*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 168*4882a593Smuzhiyun | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 169*4882a593Smuzhiyun | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 170*4882a593Smuzhiyun | (7 << TIMING_CFG1_CASLAT_SHIFT) \ 171*4882a593Smuzhiyun | (13 << TIMING_CFG1_REFREC_SHIFT) \ 172*4882a593Smuzhiyun | (3 << TIMING_CFG1_WRREC_SHIFT) \ 173*4882a593Smuzhiyun | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 174*4882a593Smuzhiyun | (2 << TIMING_CFG1_WRTORD_SHIFT)) 175*4882a593Smuzhiyun /* 0x3937d322 */ 176*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ 177*4882a593Smuzhiyun | (5 << TIMING_CFG2_CPO_SHIFT) \ 178*4882a593Smuzhiyun | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 179*4882a593Smuzhiyun | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 180*4882a593Smuzhiyun | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 181*4882a593Smuzhiyun | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 182*4882a593Smuzhiyun | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 183*4882a593Smuzhiyun /* 0x02984cc8 */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \ 186*4882a593Smuzhiyun | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 187*4882a593Smuzhiyun /* 0x06090100 */ 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #if defined(CONFIG_DDR_2T_TIMING) 190*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 191*4882a593Smuzhiyun | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 192*4882a593Smuzhiyun | SDRAM_CFG_32_BE \ 193*4882a593Smuzhiyun | SDRAM_CFG_2T_EN) 194*4882a593Smuzhiyun /* 0x43088000 */ 195*4882a593Smuzhiyun #else 196*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 197*4882a593Smuzhiyun | SDRAM_CFG_SDRAM_TYPE_DDR2) 198*4882a593Smuzhiyun /* 0x43000000 */ 199*4882a593Smuzhiyun #endif 200*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 201*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \ 202*4882a593Smuzhiyun | (0x0442 << SDRAM_MODE_SD_SHIFT)) 203*4882a593Smuzhiyun /* 0x04400442 */ /* DDR400 */ 204*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2 0x00000000 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* 207*4882a593Smuzhiyun * Memory test 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 210*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 211*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x0ef70010 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* 214*4882a593Smuzhiyun * The reserved memory 215*4882a593Smuzhiyun */ 216*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 219*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 220*4882a593Smuzhiyun #else 221*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 222*4882a593Smuzhiyun #endif 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 225*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* 228*4882a593Smuzhiyun * Initial RAM Base Address Setup 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 231*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 232*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 233*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET \ 234*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* 237*4882a593Smuzhiyun * Local Bus Configuration & Clock Setup 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 240*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 241*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 242*4882a593Smuzhiyun #define CONFIG_FSL_ELBC 1 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* 245*4882a593Smuzhiyun * FLASH on the Local Bus 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 248*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 249*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 250*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */ 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 253*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ 254*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* Window base at flash base */ 257*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 258*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 261*4882a593Smuzhiyun | BR_PS_16 /* 16 bit port */ \ 262*4882a593Smuzhiyun | BR_MS_GPCM /* MSEL = GPCM */ \ 263*4882a593Smuzhiyun | BR_V) /* valid */ 264*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 265*4882a593Smuzhiyun | OR_GPCM_XACS \ 266*4882a593Smuzhiyun | OR_GPCM_SCY_9 \ 267*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 268*4882a593Smuzhiyun | OR_GPCM_EAD) 269*4882a593Smuzhiyun /* 0xFF800191 */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 272*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 275*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 276*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* 279*4882a593Smuzhiyun * NAND Flash on the Local Bus 280*4882a593Smuzhiyun */ 281*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xE0600000 282*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \ 283*4882a593Smuzhiyun | BR_DECC_CHK_GEN /* Use HW ECC */ \ 284*4882a593Smuzhiyun | BR_PS_8 /* 8 bit port */ \ 285*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 286*4882a593Smuzhiyun | BR_V) /* valid */ 287*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 288*4882a593Smuzhiyun | OR_FCM_CSCT \ 289*4882a593Smuzhiyun | OR_FCM_CST \ 290*4882a593Smuzhiyun | OR_FCM_CHT \ 291*4882a593Smuzhiyun | OR_FCM_SCY_1 \ 292*4882a593Smuzhiyun | OR_FCM_TRLX \ 293*4882a593Smuzhiyun | OR_FCM_EHTR) 294*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 295*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* Vitesse 7385 */ 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define CONFIG_SYS_VSC7385_BASE 0xF0000000 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_ENET 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ 304*4882a593Smuzhiyun | BR_PS_8 \ 305*4882a593Smuzhiyun | BR_MS_GPCM \ 306*4882a593Smuzhiyun | BR_V) 307*4882a593Smuzhiyun /* 0xF0000801 */ 308*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \ 309*4882a593Smuzhiyun | OR_GPCM_CSNT \ 310*4882a593Smuzhiyun | OR_GPCM_XACS \ 311*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 312*4882a593Smuzhiyun | OR_GPCM_SETA \ 313*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 314*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 315*4882a593Smuzhiyun | OR_GPCM_EAD) 316*4882a593Smuzhiyun /* 0xfffe09ff */ 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* Access Base */ 319*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE 320*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #endif 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun /* 325*4882a593Smuzhiyun * Serial Port 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 328*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 329*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 330*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 333*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 336*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun /* SERDES */ 339*4882a593Smuzhiyun #define CONFIG_FSL_SERDES 340*4882a593Smuzhiyun #define CONFIG_FSL_SERDES1 0xe3000 341*4882a593Smuzhiyun #define CONFIG_FSL_SERDES2 0xe3100 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* I2C */ 344*4882a593Smuzhiyun #define CONFIG_SYS_I2C 345*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 346*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 347*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 348*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 349*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* 352*4882a593Smuzhiyun * Config on-board RTC 353*4882a593Smuzhiyun */ 354*4882a593Smuzhiyun #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 355*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* 358*4882a593Smuzhiyun * General PCI 359*4882a593Smuzhiyun * Addresses are mapped 1-1. 360*4882a593Smuzhiyun */ 361*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 362*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 363*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 364*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 365*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 366*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 367*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_BASE 0x00000000 368*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 369*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 372*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 373*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_BASE 0xA0000000 376*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 377*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 378*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 379*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 380*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 381*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 382*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 383*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_BASE 0xC0000000 386*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 387*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 388*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 389*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 390*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 391*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 392*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 393*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #ifdef CONFIG_PCI 396*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 399*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 400*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun /* 403*4882a593Smuzhiyun * TSEC 404*4882a593Smuzhiyun */ 405*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define CONFIG_GMII /* MII PHY management */ 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #define CONFIG_TSEC1 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun #ifdef CONFIG_TSEC1 412*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 413*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "TSEC0" 414*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 415*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 2 416*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 417*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 418*4882a593Smuzhiyun #endif 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #ifdef CONFIG_TSEC2 421*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 422*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "TSEC1" 423*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 424*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 0x1c 425*4882a593Smuzhiyun #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 426*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 427*4882a593Smuzhiyun #endif 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* Options are: TSEC[0-1] */ 430*4882a593Smuzhiyun #define CONFIG_ETHPRIME "TSEC0" 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #endif 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* 435*4882a593Smuzhiyun * SATA 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun #define CONFIG_LIBATA 438*4882a593Smuzhiyun #define CONFIG_FSL_SATA 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 441*4882a593Smuzhiyun #define CONFIG_SATA1 442*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_OFFSET 0x18000 443*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 444*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 445*4882a593Smuzhiyun #define CONFIG_SATA2 446*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_OFFSET 0x19000 447*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 448*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA 451*4882a593Smuzhiyun #define CONFIG_LBA48 452*4882a593Smuzhiyun #endif 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* 455*4882a593Smuzhiyun * Environment 456*4882a593Smuzhiyun */ 457*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT 458*4882a593Smuzhiyun #define CONFIG_ENV_ADDR \ 459*4882a593Smuzhiyun (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN) 460*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */ 461*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x4000 462*4882a593Smuzhiyun #else 463*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000) 464*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 465*4882a593Smuzhiyun #endif 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 468*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun /* 471*4882a593Smuzhiyun * BOOTP options 472*4882a593Smuzhiyun */ 473*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 474*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 475*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 476*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* 479*4882a593Smuzhiyun * Command line configuration. 480*4882a593Smuzhiyun */ 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 483*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #ifdef CONFIG_MMC 488*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 489*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC_PIN_MUX 490*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 491*4882a593Smuzhiyun #endif 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun /* 494*4882a593Smuzhiyun * Miscellaneous configurable options 495*4882a593Smuzhiyun */ 496*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 497*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun /* 500*4882a593Smuzhiyun * For booting Linux, the board info and command line data 501*4882a593Smuzhiyun * have to be in the first 256 MB of memory, since this is 502*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 503*4882a593Smuzhiyun */ 504*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 505*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /* 508*4882a593Smuzhiyun * Core HID Setup 509*4882a593Smuzhiyun */ 510*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x000000000 511*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 512*4882a593Smuzhiyun | HID0_ENABLE_INSTRUCTION_CACHE) 513*4882a593Smuzhiyun #define CONFIG_SYS_HID2 HID2_HBE 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun /* 516*4882a593Smuzhiyun * MMU Setup 517*4882a593Smuzhiyun */ 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* DDR: cache cacheable */ 522*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 523*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 526*4882a593Smuzhiyun | BATL_PP_RW \ 527*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 528*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 529*4882a593Smuzhiyun | BATU_BL_256M \ 530*4882a593Smuzhiyun | BATU_VS \ 531*4882a593Smuzhiyun | BATU_VP) 532*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 533*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 536*4882a593Smuzhiyun | BATL_PP_RW \ 537*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 538*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 539*4882a593Smuzhiyun | BATU_BL_256M \ 540*4882a593Smuzhiyun | BATU_VS \ 541*4882a593Smuzhiyun | BATU_VP) 542*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 543*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 546*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 547*4882a593Smuzhiyun | BATL_PP_RW \ 548*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 549*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 550*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 551*4882a593Smuzhiyun | BATU_BL_8M \ 552*4882a593Smuzhiyun | BATU_VS \ 553*4882a593Smuzhiyun | BATU_VP) 554*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 555*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun /* L2 Switch: cache-inhibit and guarded */ 558*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \ 559*4882a593Smuzhiyun | BATL_PP_RW \ 560*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 561*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 562*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \ 563*4882a593Smuzhiyun | BATU_BL_128K \ 564*4882a593Smuzhiyun | BATU_VS \ 565*4882a593Smuzhiyun | BATU_VP) 566*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 567*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 570*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 571*4882a593Smuzhiyun | BATL_PP_RW \ 572*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 573*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 574*4882a593Smuzhiyun | BATU_BL_32M \ 575*4882a593Smuzhiyun | BATU_VS \ 576*4882a593Smuzhiyun | BATU_VP) 577*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 578*4882a593Smuzhiyun | BATL_PP_RW \ 579*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 580*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 581*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun /* Stack in dcache: cacheable, no memory coherence */ 584*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 585*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 586*4882a593Smuzhiyun | BATU_BL_128K \ 587*4882a593Smuzhiyun | BATU_VS \ 588*4882a593Smuzhiyun | BATU_VP) 589*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 590*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #ifdef CONFIG_PCI 593*4882a593Smuzhiyun /* PCI MEM space: cacheable */ 594*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 595*4882a593Smuzhiyun | BATL_PP_RW \ 596*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 597*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 598*4882a593Smuzhiyun | BATU_BL_256M \ 599*4882a593Smuzhiyun | BATU_VS \ 600*4882a593Smuzhiyun | BATU_VP) 601*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 602*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 603*4882a593Smuzhiyun /* PCI MMIO space: cache-inhibit and guarded */ 604*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 605*4882a593Smuzhiyun | BATL_PP_RW \ 606*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 607*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 608*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 609*4882a593Smuzhiyun | BATU_BL_256M \ 610*4882a593Smuzhiyun | BATU_VS \ 611*4882a593Smuzhiyun | BATU_VP) 612*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 613*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 614*4882a593Smuzhiyun #else 615*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (0) 616*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U (0) 617*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (0) 618*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (0) 619*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 620*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 621*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 622*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 623*4882a593Smuzhiyun #endif 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 626*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 627*4882a593Smuzhiyun #endif 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun /* 630*4882a593Smuzhiyun * Environment Configuration 631*4882a593Smuzhiyun */ 632*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 635*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 636*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun #define CONFIG_NETDEV "eth1" 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun #define CONFIG_HOSTNAME mpc837x_rdb 641*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/nfsroot" 642*4882a593Smuzhiyun #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" 643*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 644*4882a593Smuzhiyun /* U-Boot image on TFTP server */ 645*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "u-boot.bin" 646*4882a593Smuzhiyun #define CONFIG_FDTFILE "mpc8379_rdb.dtb" 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun /* default location for tftp and bootm */ 649*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 652*4882a593Smuzhiyun "netdev=" CONFIG_NETDEV "\0" \ 653*4882a593Smuzhiyun "uboot=" CONFIG_UBOOTPATH "\0" \ 654*4882a593Smuzhiyun "tftpflash=tftp $loadaddr $uboot;" \ 655*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 656*4882a593Smuzhiyun " +$filesize; " \ 657*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 658*4882a593Smuzhiyun " +$filesize; " \ 659*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 660*4882a593Smuzhiyun " $filesize; " \ 661*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 662*4882a593Smuzhiyun " +$filesize; " \ 663*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 664*4882a593Smuzhiyun " $filesize\0" \ 665*4882a593Smuzhiyun "fdtaddr=780000\0" \ 666*4882a593Smuzhiyun "fdtfile=" CONFIG_FDTFILE "\0" \ 667*4882a593Smuzhiyun "ramdiskaddr=1000000\0" \ 668*4882a593Smuzhiyun "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ 669*4882a593Smuzhiyun "console=ttyS0\0" \ 670*4882a593Smuzhiyun "setbootargs=setenv bootargs " \ 671*4882a593Smuzhiyun "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ 672*4882a593Smuzhiyun "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 673*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 674*4882a593Smuzhiyun "$netdev:off " \ 675*4882a593Smuzhiyun "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 678*4882a593Smuzhiyun "setenv rootdev /dev/nfs;" \ 679*4882a593Smuzhiyun "run setbootargs;" \ 680*4882a593Smuzhiyun "run setipargs;" \ 681*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 682*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 683*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 686*4882a593Smuzhiyun "setenv rootdev /dev/ram;" \ 687*4882a593Smuzhiyun "run setbootargs;" \ 688*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 689*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 690*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 691*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun #endif /* __CONFIG_H */ 694