xref: /OK3568_Linux_fs/u-boot/include/configs/MPC837XEMDS.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __CONFIG_H
9*4882a593Smuzhiyun #define __CONFIG_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * High Level Configuration Options
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #define CONFIG_E300		1 /* E300 family */
15*4882a593Smuzhiyun #define CONFIG_MPC837x		1 /* MPC837x CPU specific */
16*4882a593Smuzhiyun #define CONFIG_MPC837XEMDS	1 /* MPC837XEMDS board specific */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define	CONFIG_SYS_TEXT_BASE	0xFE000000
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * System Clock Setup
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #ifdef CONFIG_PCISLAVE
24*4882a593Smuzhiyun #define CONFIG_83XX_PCICLK	66000000 /* in HZ */
25*4882a593Smuzhiyun #else
26*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN	66000000 /* in Hz */
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ
30*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	66000000
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * Hardware Reset Configuration Word
35*4882a593Smuzhiyun  * if CLKIN is 66MHz, then
36*4882a593Smuzhiyun  * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\
39*4882a593Smuzhiyun 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40*4882a593Smuzhiyun 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
41*4882a593Smuzhiyun 	HRCWL_SVCOD_DIV_2 |\
42*4882a593Smuzhiyun 	HRCWL_CSB_TO_CLKIN_6X1 |\
43*4882a593Smuzhiyun 	HRCWL_CORE_TO_CSB_1_5X1)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #ifdef CONFIG_PCISLAVE
46*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\
47*4882a593Smuzhiyun 	HRCWH_PCI_AGENT |\
48*4882a593Smuzhiyun 	HRCWH_PCI1_ARBITER_DISABLE |\
49*4882a593Smuzhiyun 	HRCWH_CORE_ENABLE |\
50*4882a593Smuzhiyun 	HRCWH_FROM_0XFFF00100 |\
51*4882a593Smuzhiyun 	HRCWH_BOOTSEQ_DISABLE |\
52*4882a593Smuzhiyun 	HRCWH_SW_WATCHDOG_DISABLE |\
53*4882a593Smuzhiyun 	HRCWH_ROM_LOC_LOCAL_16BIT |\
54*4882a593Smuzhiyun 	HRCWH_RL_EXT_LEGACY |\
55*4882a593Smuzhiyun 	HRCWH_TSEC1M_IN_RGMII |\
56*4882a593Smuzhiyun 	HRCWH_TSEC2M_IN_RGMII |\
57*4882a593Smuzhiyun 	HRCWH_BIG_ENDIAN |\
58*4882a593Smuzhiyun 	HRCWH_LDP_CLEAR)
59*4882a593Smuzhiyun #else
60*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\
61*4882a593Smuzhiyun 	HRCWH_PCI_HOST |\
62*4882a593Smuzhiyun 	HRCWH_PCI1_ARBITER_ENABLE |\
63*4882a593Smuzhiyun 	HRCWH_CORE_ENABLE |\
64*4882a593Smuzhiyun 	HRCWH_FROM_0X00000100 |\
65*4882a593Smuzhiyun 	HRCWH_BOOTSEQ_DISABLE |\
66*4882a593Smuzhiyun 	HRCWH_SW_WATCHDOG_DISABLE |\
67*4882a593Smuzhiyun 	HRCWH_ROM_LOC_LOCAL_16BIT |\
68*4882a593Smuzhiyun 	HRCWH_RL_EXT_LEGACY |\
69*4882a593Smuzhiyun 	HRCWH_TSEC1M_IN_RGMII |\
70*4882a593Smuzhiyun 	HRCWH_TSEC2M_IN_RGMII |\
71*4882a593Smuzhiyun 	HRCWH_BIG_ENDIAN |\
72*4882a593Smuzhiyun 	HRCWH_LDP_CLEAR)
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Arbiter Configuration Register */
76*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth is 4 */
77*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count is 4 */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* System Priority Control Register */
80*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC1/2 emergency has highest priority */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * IP blocks clock configuration
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_TSEC1CM	1	/* CSB:eTSEC1 = 1:1 */
86*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_TSEC2CM	1	/* CSB:eTSEC2 = 1:1 */
87*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_SATACM	SCCR_SATACM_2	/* CSB:SATA[0:3] = 2:1 */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * System IO Config
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define CONFIG_SYS_SICRH		0x00000000
93*4882a593Smuzhiyun #define CONFIG_SYS_SICRL		0x00000000
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * Output Buffer Impedance
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun #define CONFIG_SYS_OBIR		0x31100000
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R
101*4882a593Smuzhiyun #define CONFIG_HWCONFIG
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * IMMR new address
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		0xE0000000
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * DDR Setup
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
112*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
114*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
115*4882a593Smuzhiyun #define CONFIG_SYS_83XX_DDR_USES_CS0
116*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE		(DDRCDR_DHC_EN \
117*4882a593Smuzhiyun 					| DDRCDR_ODT \
118*4882a593Smuzhiyun 					| DDRCDR_Q_DRN)
119*4882a593Smuzhiyun 					/* 0x80080001 */ /* ODT 150ohm on SoC */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #undef CONFIG_DDR_ECC		/* support DDR ECC function */
122*4882a593Smuzhiyun #undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM	/* Use SPD EEPROM for DDR setup */
125*4882a593Smuzhiyun #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #if defined(CONFIG_SPD_EEPROM)
128*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	0x51 /* I2C address of DDR SODIMM SPD */
129*4882a593Smuzhiyun #else
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * Manually set up DDR parameters
132*4882a593Smuzhiyun  * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
133*4882a593Smuzhiyun  * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE		512 /* MB */
136*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001f
137*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
138*4882a593Smuzhiyun 			| CSCONFIG_ODT_RD_NEVER  /* ODT_RD to none */ \
139*4882a593Smuzhiyun 			| CSCONFIG_ODT_WR_ONLY_CURRENT  /* ODT_WR to CSn */ \
140*4882a593Smuzhiyun 			| CSCONFIG_ROW_BIT_14 \
141*4882a593Smuzhiyun 			| CSCONFIG_COL_BIT_10)
142*4882a593Smuzhiyun 			/* 0x80010202 */
143*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3	0x00000000
144*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
145*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_WRT_SHIFT) \
146*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_RRT_SHIFT) \
147*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_WWT_SHIFT) \
148*4882a593Smuzhiyun 				| (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
149*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
150*4882a593Smuzhiyun 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
151*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
152*4882a593Smuzhiyun 				/* 0x00620802 */
153*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
154*4882a593Smuzhiyun 				| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
155*4882a593Smuzhiyun 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
156*4882a593Smuzhiyun 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
157*4882a593Smuzhiyun 				| (13 << TIMING_CFG1_REFREC_SHIFT) \
158*4882a593Smuzhiyun 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
159*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
160*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
161*4882a593Smuzhiyun 				/* 0x3935d322 */
162*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
163*4882a593Smuzhiyun 				| (6 << TIMING_CFG2_CPO_SHIFT) \
164*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
165*4882a593Smuzhiyun 				| (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
166*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
167*4882a593Smuzhiyun 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
168*4882a593Smuzhiyun 				| (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
169*4882a593Smuzhiyun 				/* 0x131088c8 */
170*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL	((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
171*4882a593Smuzhiyun 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
172*4882a593Smuzhiyun 				/* 0x03E00100 */
173*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG	0x43000000
174*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
175*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE	((0x0448 << SDRAM_MODE_ESD_SHIFT) \
176*4882a593Smuzhiyun 				| (0x1432 << SDRAM_MODE_SD_SHIFT))
177*4882a593Smuzhiyun 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
178*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2	0x00000000
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * Memory test
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
185*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
186*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x00140000
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun  * The reserved memory
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
194*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
195*4882a593Smuzhiyun #else
196*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
200*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
201*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * Initial RAM Base Address Setup
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
207*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
208*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
209*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	\
210*4882a593Smuzhiyun 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * Local Bus Configuration & Clock Setup
214*4882a593Smuzhiyun  */
215*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
216*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_8
217*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR		0x00000000
218*4882a593Smuzhiyun #define CONFIG_FSL_ELBC		1
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  * FLASH on the Local Bus
222*4882a593Smuzhiyun  */
223*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI	/* use the Common Flash Interface */
224*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
225*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE	0xFE000000 /* FLASH base address */
226*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE	32 /* max FLASH size is 32M */
227*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 					/* Window base at flash base */
230*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
231*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
234*4882a593Smuzhiyun 				| BR_PS_16	/* 16 bit port */ \
235*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
236*4882a593Smuzhiyun 				| BR_V)		/* valid */
237*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
238*4882a593Smuzhiyun 				| OR_UPM_XAM \
239*4882a593Smuzhiyun 				| OR_GPCM_CSNT \
240*4882a593Smuzhiyun 				| OR_GPCM_ACS_DIV2 \
241*4882a593Smuzhiyun 				| OR_GPCM_XACS \
242*4882a593Smuzhiyun 				| OR_GPCM_SCY_15 \
243*4882a593Smuzhiyun 				| OR_GPCM_TRLX_SET \
244*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET \
245*4882a593Smuzhiyun 				| OR_GPCM_EAD)
246*4882a593Smuzhiyun 				/* 0xFE000FF7 */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
249*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM
252*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
253*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  * BCSR on the Local Bus
257*4882a593Smuzhiyun  */
258*4882a593Smuzhiyun #define CONFIG_SYS_BCSR		0xF8000000
259*4882a593Smuzhiyun 					/* Access window base at BCSR base */
260*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
261*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_BCSR \
264*4882a593Smuzhiyun 				| BR_PS_8 \
265*4882a593Smuzhiyun 				| BR_MS_GPCM \
266*4882a593Smuzhiyun 				| BR_V)
267*4882a593Smuzhiyun 				/* 0xF8000801 */
268*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	(OR_AM_32KB \
269*4882a593Smuzhiyun 				| OR_GPCM_XAM \
270*4882a593Smuzhiyun 				| OR_GPCM_CSNT \
271*4882a593Smuzhiyun 				| OR_GPCM_XACS \
272*4882a593Smuzhiyun 				| OR_GPCM_SCY_15 \
273*4882a593Smuzhiyun 				| OR_GPCM_TRLX_SET \
274*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET \
275*4882a593Smuzhiyun 				| OR_GPCM_EAD)
276*4882a593Smuzhiyun 				/* 0xFFFFE9F7 */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * NAND Flash on the Local Bus
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
282*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC	1
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE	0xE0600000
285*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE \
286*4882a593Smuzhiyun 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
287*4882a593Smuzhiyun 				| BR_PS_8		/* 8 bit port */ \
288*4882a593Smuzhiyun 				| BR_MS_FCM		/* MSEL = FCM */ \
289*4882a593Smuzhiyun 				| BR_V)			/* valid */
290*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM	(OR_AM_32KB \
291*4882a593Smuzhiyun 				| OR_FCM_BCTLD \
292*4882a593Smuzhiyun 				| OR_FCM_CST \
293*4882a593Smuzhiyun 				| OR_FCM_CHT \
294*4882a593Smuzhiyun 				| OR_FCM_SCY_1 \
295*4882a593Smuzhiyun 				| OR_FCM_RST \
296*4882a593Smuzhiyun 				| OR_FCM_TRLX \
297*4882a593Smuzhiyun 				| OR_FCM_EHTR)
298*4882a593Smuzhiyun 				/* 0xFFFF919E */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_NAND_BASE
301*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * Serial Port
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
307*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
308*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
309*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE  \
312*4882a593Smuzhiyun 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
315*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* I2C */
318*4882a593Smuzhiyun #define CONFIG_SYS_I2C
319*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
320*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
321*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
322*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
323*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun  * Config on-board RTC
327*4882a593Smuzhiyun  */
328*4882a593Smuzhiyun #define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
329*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /*
332*4882a593Smuzhiyun  * General PCI
333*4882a593Smuzhiyun  * Addresses are mapped 1-1.
334*4882a593Smuzhiyun  */
335*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
336*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
337*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
338*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
339*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
340*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
341*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_BASE		0x00000000
342*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
343*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
346*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
347*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_BASE		0xA0000000
350*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_BASE	0xA0000000
351*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_SIZE	0x08000000
352*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BASE	0xA8000000
353*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA8000000
354*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
355*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
356*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xB8000000
357*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_BASE		0xC0000000
360*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_CFG_BASE	0xC0000000
361*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_CFG_SIZE	0x08000000
362*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BASE	0xC8000000
363*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC8000000
364*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
365*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
366*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xD8000000
367*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #ifdef CONFIG_PCI
370*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
371*4882a593Smuzhiyun #ifndef __ASSEMBLY__
372*4882a593Smuzhiyun extern int board_pci_host_broken(void);
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun #define CONFIG_PCIE
375*4882a593Smuzhiyun #define CONFIG_PQ_MDS_PIB	1 /* PQ MDS Platform IO Board */
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB	1 /* fixup device tree for the DR USB */
378*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
379*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #undef CONFIG_EEPRO100
382*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
383*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
384*4882a593Smuzhiyun #endif /* CONFIG_PCI */
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun  * TSEC
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
390*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET	0x24000
391*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
392*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET	0x25000
393*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun  * TSEC ethernet configuration
397*4882a593Smuzhiyun  */
398*4882a593Smuzhiyun #define CONFIG_MII		1 /* MII PHY management */
399*4882a593Smuzhiyun #define CONFIG_TSEC1		1
400*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC0"
401*4882a593Smuzhiyun #define CONFIG_TSEC2		1
402*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC1"
403*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		2
404*4882a593Smuzhiyun #define TSEC2_PHY_ADDR		3
405*4882a593Smuzhiyun #define TSEC1_PHY_ADDR_SGMII	8
406*4882a593Smuzhiyun #define TSEC2_PHY_ADDR_SGMII	4
407*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
408*4882a593Smuzhiyun #define TSEC2_PHYIDX		0
409*4882a593Smuzhiyun #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
410*4882a593Smuzhiyun #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /* Options are: TSEC[0-1] */
413*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC1"
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* SERDES */
416*4882a593Smuzhiyun #define CONFIG_FSL_SERDES
417*4882a593Smuzhiyun #define CONFIG_FSL_SERDES1	0xe3000
418*4882a593Smuzhiyun #define CONFIG_FSL_SERDES2	0xe3100
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun  * SATA
422*4882a593Smuzhiyun  */
423*4882a593Smuzhiyun #define CONFIG_LIBATA
424*4882a593Smuzhiyun #define CONFIG_FSL_SATA
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE	2
427*4882a593Smuzhiyun #define CONFIG_SATA1
428*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_OFFSET	0x18000
429*4882a593Smuzhiyun #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
430*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
431*4882a593Smuzhiyun #define CONFIG_SATA2
432*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_OFFSET	0x19000
433*4882a593Smuzhiyun #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
434*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA
437*4882a593Smuzhiyun #define CONFIG_LBA48
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun /*
441*4882a593Smuzhiyun  * Environment
442*4882a593Smuzhiyun  */
443*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT
444*4882a593Smuzhiyun 	#define CONFIG_ENV_ADDR		\
445*4882a593Smuzhiyun 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
446*4882a593Smuzhiyun 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env */
447*4882a593Smuzhiyun 	#define CONFIG_ENV_SIZE		0x2000
448*4882a593Smuzhiyun #else
449*4882a593Smuzhiyun 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
450*4882a593Smuzhiyun 	#define CONFIG_ENV_SIZE		0x2000
451*4882a593Smuzhiyun #endif
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
454*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun  * BOOTP options
458*4882a593Smuzhiyun  */
459*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
460*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
461*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
462*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /*
465*4882a593Smuzhiyun  * Command line configuration.
466*4882a593Smuzhiyun  */
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
469*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #undef CONFIG_WATCHDOG		/* watchdog disabled */
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #ifdef CONFIG_MMC
474*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
475*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC_PIN_MUX
476*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun  * Miscellaneous configurable options
481*4882a593Smuzhiyun  */
482*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
483*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
487*4882a593Smuzhiyun  * have to be in the first 256 MB of memory, since this is
488*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
489*4882a593Smuzhiyun  */
490*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
491*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun  * Core HID Setup
495*4882a593Smuzhiyun  */
496*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT	0x000000000
497*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
498*4882a593Smuzhiyun 				 HID0_ENABLE_INSTRUCTION_CACHE)
499*4882a593Smuzhiyun #define CONFIG_SYS_HID2		HID2_HBE
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /*
502*4882a593Smuzhiyun  * MMU Setup
503*4882a593Smuzhiyun  */
504*4882a593Smuzhiyun #define CONFIG_HIGH_BATS	1	/* High BATs supported */
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* DDR: cache cacheable */
507*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_LOWER		CONFIG_SYS_SDRAM_BASE
508*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_UPPER		(CONFIG_SYS_SDRAM_BASE + 0x10000000)
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_LOWER \
511*4882a593Smuzhiyun 				| BATL_PP_RW \
512*4882a593Smuzhiyun 				| BATL_MEMCOHERENCE)
513*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_LOWER \
514*4882a593Smuzhiyun 				| BATU_BL_256M \
515*4882a593Smuzhiyun 				| BATU_VS \
516*4882a593Smuzhiyun 				| BATU_VP)
517*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
518*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_UPPER \
521*4882a593Smuzhiyun 				| BATL_PP_RW \
522*4882a593Smuzhiyun 				| BATL_MEMCOHERENCE)
523*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_UPPER \
524*4882a593Smuzhiyun 				| BATU_BL_256M \
525*4882a593Smuzhiyun 				| BATU_VS \
526*4882a593Smuzhiyun 				| BATU_VP)
527*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
528*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
531*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_IMMR \
532*4882a593Smuzhiyun 				| BATL_PP_RW \
533*4882a593Smuzhiyun 				| BATL_CACHEINHIBIT \
534*4882a593Smuzhiyun 				| BATL_GUARDEDSTORAGE)
535*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_IMMR \
536*4882a593Smuzhiyun 				| BATU_BL_8M \
537*4882a593Smuzhiyun 				| BATU_VS \
538*4882a593Smuzhiyun 				| BATU_VP)
539*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
540*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun /* BCSR: cache-inhibit and guarded */
543*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_BCSR \
544*4882a593Smuzhiyun 				| BATL_PP_RW \
545*4882a593Smuzhiyun 				| BATL_CACHEINHIBIT \
546*4882a593Smuzhiyun 				| BATL_GUARDEDSTORAGE)
547*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_BCSR \
548*4882a593Smuzhiyun 				| BATU_BL_128K \
549*4882a593Smuzhiyun 				| BATU_VS \
550*4882a593Smuzhiyun 				| BATU_VP)
551*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
552*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /* FLASH: icache cacheable, but dcache-inhibit and guarded */
555*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_FLASH_BASE \
556*4882a593Smuzhiyun 				| BATL_PP_RW \
557*4882a593Smuzhiyun 				| BATL_MEMCOHERENCE)
558*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_FLASH_BASE \
559*4882a593Smuzhiyun 				| BATU_BL_32M \
560*4882a593Smuzhiyun 				| BATU_VS \
561*4882a593Smuzhiyun 				| BATU_VP)
562*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_FLASH_BASE \
563*4882a593Smuzhiyun 				| BATL_PP_RW \
564*4882a593Smuzhiyun 				| BATL_CACHEINHIBIT \
565*4882a593Smuzhiyun 				| BATL_GUARDEDSTORAGE)
566*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /* Stack in dcache: cacheable, no memory coherence */
569*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
570*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
571*4882a593Smuzhiyun 				| BATU_BL_128K \
572*4882a593Smuzhiyun 				| BATU_VS \
573*4882a593Smuzhiyun 				| BATU_VP)
574*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
575*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #ifdef CONFIG_PCI
578*4882a593Smuzhiyun /* PCI MEM space: cacheable */
579*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS \
580*4882a593Smuzhiyun 				| BATL_PP_RW \
581*4882a593Smuzhiyun 				| BATL_MEMCOHERENCE)
582*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS \
583*4882a593Smuzhiyun 				| BATU_BL_256M \
584*4882a593Smuzhiyun 				| BATU_VS \
585*4882a593Smuzhiyun 				| BATU_VP)
586*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
587*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
588*4882a593Smuzhiyun /* PCI MMIO space: cache-inhibit and guarded */
589*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS \
590*4882a593Smuzhiyun 				| BATL_PP_RW \
591*4882a593Smuzhiyun 				| BATL_CACHEINHIBIT \
592*4882a593Smuzhiyun 				| BATL_GUARDEDSTORAGE)
593*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS \
594*4882a593Smuzhiyun 				| BATU_BL_256M \
595*4882a593Smuzhiyun 				| BATU_VS \
596*4882a593Smuzhiyun 				| BATU_VP)
597*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
598*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
599*4882a593Smuzhiyun #else
600*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L	(0)
601*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U	(0)
602*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L	(0)
603*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U	(0)
604*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
605*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
606*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
607*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB)
611*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
612*4882a593Smuzhiyun #endif
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun  * Environment Configuration
616*4882a593Smuzhiyun  */
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
621*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
622*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000	/* default location for tftp and bootm */
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS					\
628*4882a593Smuzhiyun 	"netdev=eth0\0"							\
629*4882a593Smuzhiyun 	"consoledev=ttyS0\0"						\
630*4882a593Smuzhiyun 	"ramdiskaddr=1000000\0"						\
631*4882a593Smuzhiyun 	"ramdiskfile=ramfs.83xx\0"					\
632*4882a593Smuzhiyun 	"fdtaddr=780000\0"						\
633*4882a593Smuzhiyun 	"fdtfile=mpc8379_mds.dtb\0"					\
634*4882a593Smuzhiyun 	""
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND						\
637*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "				\
638*4882a593Smuzhiyun 		"nfsroot=$serverip:$rootpath "				\
639*4882a593Smuzhiyun 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
640*4882a593Smuzhiyun 							"$netdev:off "	\
641*4882a593Smuzhiyun 		"console=$consoledev,$baudrate $othbootargs;"		\
642*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"					\
643*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"					\
644*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND						\
647*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "				\
648*4882a593Smuzhiyun 		"console=$consoledev,$baudrate $othbootargs;"		\
649*4882a593Smuzhiyun 	"tftp $ramdiskaddr $ramdiskfile;"				\
650*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"					\
651*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"					\
652*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #endif	/* __CONFIG_H */
657