1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) Freescale Semiconductor, Inc. 2006. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun MPC8349E-mITX and MPC8349E-mITX-GP board configuration file 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun Memory map: 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB) 13*4882a593Smuzhiyun 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB) 14*4882a593Smuzhiyun 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB) 15*4882a593Smuzhiyun 0xE000_0000-0xEFFF_FFFF IMMR (1 MB) 16*4882a593Smuzhiyun 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB) 17*4882a593Smuzhiyun 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB) 18*4882a593Smuzhiyun 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only) 19*4882a593Smuzhiyun 0xF001_0000-0xF001_FFFF Local bus expansion slot 20*4882a593Smuzhiyun 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only) 21*4882a593Smuzhiyun 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory 22*4882a593Smuzhiyun 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only) 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun I2C address list: 25*4882a593Smuzhiyun Align. Board 26*4882a593Smuzhiyun Bus Addr Part No. Description Length Location 27*4882a593Smuzhiyun ---------------------------------------------------------------- 28*4882a593Smuzhiyun I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun I2C1 0x20 PCF8574 I2C Expander 0 U8 31*4882a593Smuzhiyun I2C1 0x21 PCF8574 I2C Expander 0 U10 32*4882a593Smuzhiyun I2C1 0x38 PCF8574A I2C Expander 0 U8 33*4882a593Smuzhiyun I2C1 0x39 PCF8574A I2C Expander 0 U10 34*4882a593Smuzhiyun I2C1 0x51 (DDR) DDR EEPROM 1 U1 35*4882a593Smuzhiyun I2C1 0x68 DS1339 RTC 1 U68 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun Note that a given board has *either* a pair of 8574s or a pair of 8574As. 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #ifndef __CONFIG_H 41*4882a593Smuzhiyun #define __CONFIG_H 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) 44*4882a593Smuzhiyun #define CONFIG_SYS_LOWBOOT 45*4882a593Smuzhiyun #endif 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* 48*4882a593Smuzhiyun * High Level Configuration Options 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun #define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */ 51*4882a593Smuzhiyun #define CONFIG_MPC8349 /* MPC8349 specific */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 54*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xFEF00000 55*4882a593Smuzhiyun #endif 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define CONFIG_MISC_INIT_F 60*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * On-board devices 64*4882a593Smuzhiyun */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #ifdef CONFIG_MPC8349ITX 67*4882a593Smuzhiyun /* The CF card interface on the back of the board */ 68*4882a593Smuzhiyun #define CONFIG_COMPACT_FLASH 69*4882a593Smuzhiyun #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */ 70*4882a593Smuzhiyun #define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */ 71*4882a593Smuzhiyun #define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */ 72*4882a593Smuzhiyun #endif 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define CONFIG_RTC_DS1337 75*4882a593Smuzhiyun #define CONFIG_SYS_I2C 76*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * Device configurations 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* I2C */ 83*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C 84*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 85*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 86*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 87*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 88*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 89*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 90*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */ 93*4882a593Smuzhiyun #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */ 96*4882a593Smuzhiyun #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */ 97*4882a593Smuzhiyun #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */ 98*4882a593Smuzhiyun #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */ 99*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */ 100*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/ 101*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* Don't probe these addresses: */ 104*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \ 105*4882a593Smuzhiyun {1, CONFIG_SYS_I2C_8574_ADDR2}, \ 106*4882a593Smuzhiyun {1, CONFIG_SYS_I2C_8574A_ADDR1}, \ 107*4882a593Smuzhiyun {1, CONFIG_SYS_I2C_8574A_ADDR2} } 108*4882a593Smuzhiyun /* Bit definitions for the 8574[A] I2C expander */ 109*4882a593Smuzhiyun /* Board revision, 00=0.0, 01=0.1, 10=1.0 */ 110*4882a593Smuzhiyun #define I2C_8574_REVISION 0x03 111*4882a593Smuzhiyun #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */ 112*4882a593Smuzhiyun #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */ 113*4882a593Smuzhiyun #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */ 114*4882a593Smuzhiyun #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #endif 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* Compact Flash */ 119*4882a593Smuzhiyun #ifdef CONFIG_COMPACT_FLASH 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXBUS 1 122*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXDEVICE 1 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 125*4882a593Smuzhiyun #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE 126*4882a593Smuzhiyun #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 127*4882a593Smuzhiyun #define CONFIG_SYS_ATA_REG_OFFSET 0 128*4882a593Smuzhiyun #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200 129*4882a593Smuzhiyun #define CONFIG_SYS_ATA_STRIDE 2 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* If a CF card is not inserted, time out quickly */ 132*4882a593Smuzhiyun #define ATA_RESET_TIME 1 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #endif 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* 137*4882a593Smuzhiyun * SATA 138*4882a593Smuzhiyun */ 139*4882a593Smuzhiyun #ifdef CONFIG_SATA_SIL3114 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 4 142*4882a593Smuzhiyun #define CONFIG_LIBATA 143*4882a593Smuzhiyun #define CONFIG_LBA48 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #endif 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #ifdef CONFIG_SYS_USB_HOST 148*4882a593Smuzhiyun /* 149*4882a593Smuzhiyun * Support USB 150*4882a593Smuzhiyun */ 151*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* Current USB implementation supports the only USB controller, 154*4882a593Smuzhiyun * so we have to choose between the MPH or the DR ones */ 155*4882a593Smuzhiyun #if 1 156*4882a593Smuzhiyun #define CONFIG_HAS_FSL_MPH_USB 157*4882a593Smuzhiyun #else 158*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 159*4882a593Smuzhiyun #endif 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #endif 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* 164*4882a593Smuzhiyun * DDR Setup 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 167*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 168*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 169*4882a593Smuzhiyun #define CONFIG_SYS_83XX_DDR_USES_CS0 170*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */ 171*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x2000 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 174*4882a593Smuzhiyun | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 177*4882a593Smuzhiyun #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20) 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C 180*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 181*4882a593Smuzhiyun #endif 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* No SPD? Then manually set up DDR parameters */ 184*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM 185*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE 256 /* Mb */ 186*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 187*4882a593Smuzhiyun | CSCONFIG_ROW_BIT_13 \ 188*4882a593Smuzhiyun | CSCONFIG_COL_BIT_10) 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x26242321 191*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */ 192*4882a593Smuzhiyun #endif 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun *Flash on the Local Bus 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 199*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 200*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 201*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 202*4882a593Smuzhiyun /* 127 64KB sectors + 8 8KB sectors per device */ 203*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 135 204*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 205*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 206*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* The ITX has two flash chips, but the ITX-GP has only one. To support both 209*4882a593Smuzhiyun boards, we say we have two, but don't display a message if we find only one. */ 210*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 211*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 212*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST \ 213*4882a593Smuzhiyun {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000} 214*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */ 215*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* Vitesse 7385 */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_ENET 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define CONFIG_TSEC2 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* The flash address and size of the VSC7385 firmware image */ 224*4882a593Smuzhiyun #define CONFIG_VSC7385_IMAGE 0xFEFFE000 225*4882a593Smuzhiyun #define CONFIG_VSC7385_IMAGE_SIZE 8192 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #endif 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* 230*4882a593Smuzhiyun * BRx, ORx, LBLAWBARx, and LBLAWARx 231*4882a593Smuzhiyun */ 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* Flash */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 236*4882a593Smuzhiyun | BR_PS_16 \ 237*4882a593Smuzhiyun | BR_MS_GPCM \ 238*4882a593Smuzhiyun | BR_V) 239*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 240*4882a593Smuzhiyun | OR_UPM_XAM \ 241*4882a593Smuzhiyun | OR_GPCM_CSNT \ 242*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 243*4882a593Smuzhiyun | OR_GPCM_XACS \ 244*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 245*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 246*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 247*4882a593Smuzhiyun | OR_GPCM_EAD) 248*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 249*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* Vitesse 7385 */ 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define CONFIG_SYS_VSC7385_BASE 0xF8000000 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_ENET 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \ 258*4882a593Smuzhiyun | BR_PS_8 \ 259*4882a593Smuzhiyun | BR_MS_GPCM \ 260*4882a593Smuzhiyun | BR_V) 261*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \ 262*4882a593Smuzhiyun | OR_GPCM_CSNT \ 263*4882a593Smuzhiyun | OR_GPCM_XACS \ 264*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 265*4882a593Smuzhiyun | OR_GPCM_SETA \ 266*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 267*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 268*4882a593Smuzhiyun | OR_GPCM_EAD) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE 271*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #endif 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* LED */ 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define CONFIG_SYS_LED_BASE 0xF9000000 278*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \ 279*4882a593Smuzhiyun | BR_PS_8 \ 280*4882a593Smuzhiyun | BR_MS_GPCM \ 281*4882a593Smuzhiyun | BR_V) 282*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \ 283*4882a593Smuzhiyun | OR_GPCM_CSNT \ 284*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 285*4882a593Smuzhiyun | OR_GPCM_XACS \ 286*4882a593Smuzhiyun | OR_GPCM_SCY_9 \ 287*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 288*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 289*4882a593Smuzhiyun | OR_GPCM_EAD) 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* Compact Flash */ 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun #ifdef CONFIG_COMPACT_FLASH 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CONFIG_SYS_CF_BASE 0xF0000000 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \ 298*4882a593Smuzhiyun | BR_PS_16 \ 299*4882a593Smuzhiyun | BR_MS_UPMA \ 300*4882a593Smuzhiyun | BR_V) 301*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI) 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE 304*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #endif 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* 309*4882a593Smuzhiyun * U-Boot memory configuration 310*4882a593Smuzhiyun */ 311*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 314*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 315*4882a593Smuzhiyun #else 316*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 317*4882a593Smuzhiyun #endif 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 320*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 321*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET \ 324*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 325*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 328*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 329*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* 332*4882a593Smuzhiyun * Local Bus LCRR and LBCR regs 333*4882a593Smuzhiyun * LCRR: DLL bypass, Clock divider is 4 334*4882a593Smuzhiyun * External Local Bus rate is 335*4882a593Smuzhiyun * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 336*4882a593Smuzhiyun */ 337*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 338*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 339*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* LB sdram refresh timer, about 6us */ 342*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSRT 0x32000000 343*4882a593Smuzhiyun /* LB refresh timer prescal, 266MHz/32*/ 344*4882a593Smuzhiyun #define CONFIG_SYS_LBC_MRTPR 0x20000000 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* 347*4882a593Smuzhiyun * Serial Port 348*4882a593Smuzhiyun */ 349*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 350*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 351*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 352*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 355*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define CONSOLE ttyS0 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 360*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* 363*4882a593Smuzhiyun * PCI 364*4882a593Smuzhiyun */ 365*4882a593Smuzhiyun #ifdef CONFIG_PCI 366*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define CONFIG_MPC83XX_PCI2 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun /* 371*4882a593Smuzhiyun * General PCI 372*4882a593Smuzhiyun * Addresses are mapped 1-1. 373*4882a593Smuzhiyun */ 374*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 375*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 376*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 377*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_BASE \ 378*4882a593Smuzhiyun (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE) 379*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 380*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 381*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 382*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 383*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #ifdef CONFIG_MPC83XX_PCI2 386*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_BASE \ 387*4882a593Smuzhiyun (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE) 388*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 389*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 390*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_BASE \ 391*4882a593Smuzhiyun (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE) 392*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 393*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 394*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 395*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_PHYS \ 396*4882a593Smuzhiyun (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE) 397*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */ 398*4882a593Smuzhiyun #endif 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP 401*4882a593Smuzhiyun #define PCI_ENET0_IOADDR 0x00000000 402*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE 403*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */ 404*4882a593Smuzhiyun #endif 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #endif 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define CONFIG_PCI_66M 411*4882a593Smuzhiyun #ifdef CONFIG_PCI_66M 412*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 66666666 /* in Hz */ 413*4882a593Smuzhiyun #else 414*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 415*4882a593Smuzhiyun #endif 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* TSEC */ 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun #define CONFIG_MII 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun #define CONFIG_TSEC1 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #ifdef CONFIG_TSEC1 426*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 427*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "TSEC0" 428*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 429*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */ 430*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 431*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 432*4882a593Smuzhiyun #endif 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #ifdef CONFIG_TSEC2 435*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 436*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "TSEC1" 437*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 4 440*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 441*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 442*4882a593Smuzhiyun #endif 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define CONFIG_ETHPRIME "Freescale TSEC" 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #endif 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* 449*4882a593Smuzhiyun * Environment 450*4882a593Smuzhiyun */ 451*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT 454*4882a593Smuzhiyun #define CONFIG_ENV_ADDR \ 455*4882a593Smuzhiyun (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 456*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */ 457*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 458*4882a593Smuzhiyun #else 459*4882a593Smuzhiyun #undef CONFIG_FLASH_CFI_DRIVER 460*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 461*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 462*4882a593Smuzhiyun #endif 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 465*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun /* 468*4882a593Smuzhiyun * BOOTP options 469*4882a593Smuzhiyun */ 470*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 471*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 472*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 473*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \ 476*4882a593Smuzhiyun || defined(CONFIG_USB_STORAGE) 477*4882a593Smuzhiyun #define CONFIG_SUPPORT_VFAT 478*4882a593Smuzhiyun #endif 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE) 481*4882a593Smuzhiyun #endif 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* Watchdog */ 484*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* 487*4882a593Smuzhiyun * Miscellaneous configurable options 488*4882a593Smuzhiyun */ 489*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 490*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 491*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 494*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun /* 497*4882a593Smuzhiyun * For booting Linux, the board info and command line data 498*4882a593Smuzhiyun * have to be in the first 256 MB of memory, since this is 499*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 500*4882a593Smuzhiyun */ 501*4882a593Smuzhiyun /* Initial Memory map for Linux*/ 502*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 503*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 506*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 507*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 508*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN_4X1 |\ 509*4882a593Smuzhiyun HRCWL_VCO_1X2 |\ 510*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1) 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #ifdef CONFIG_SYS_LOWBOOT 513*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 514*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 515*4882a593Smuzhiyun HRCWH_32_BIT_PCI |\ 516*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 517*4882a593Smuzhiyun HRCWH_PCI2_ARBITER_ENABLE |\ 518*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 519*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 520*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 521*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 522*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 523*4882a593Smuzhiyun HRCWH_TSEC1M_IN_GMII |\ 524*4882a593Smuzhiyun HRCWH_TSEC2M_IN_GMII) 525*4882a593Smuzhiyun #else 526*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 527*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 528*4882a593Smuzhiyun HRCWH_32_BIT_PCI |\ 529*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 530*4882a593Smuzhiyun HRCWH_PCI2_ARBITER_ENABLE |\ 531*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 532*4882a593Smuzhiyun HRCWH_FROM_0XFFF00100 |\ 533*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 534*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 535*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 536*4882a593Smuzhiyun HRCWH_TSEC1M_IN_GMII |\ 537*4882a593Smuzhiyun HRCWH_TSEC2M_IN_GMII) 538*4882a593Smuzhiyun #endif 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* 541*4882a593Smuzhiyun * System performance 542*4882a593Smuzhiyun */ 543*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 544*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 545*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 546*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 547*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 548*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 549*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */ 550*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */ 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun /* 553*4882a593Smuzhiyun * System IO Config 554*4882a593Smuzhiyun */ 555*4882a593Smuzhiyun /* Needed for gigabit to work on TSEC 1 */ 556*4882a593Smuzhiyun #define CONFIG_SYS_SICRH SICRH_TSOBI1 557*4882a593Smuzhiyun /* USB DR as device + USB MPH as host */ 558*4882a593Smuzhiyun #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1) 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x00000000 561*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun #define CONFIG_SYS_HID2 HID2_HBE 564*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun /* DDR */ 567*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 568*4882a593Smuzhiyun | BATL_PP_RW \ 569*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 570*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 571*4882a593Smuzhiyun | BATU_BL_256M \ 572*4882a593Smuzhiyun | BATU_VS \ 573*4882a593Smuzhiyun | BATU_VP) 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun /* PCI */ 576*4882a593Smuzhiyun #ifdef CONFIG_PCI 577*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 578*4882a593Smuzhiyun | BATL_PP_RW \ 579*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 580*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 581*4882a593Smuzhiyun | BATU_BL_256M \ 582*4882a593Smuzhiyun | BATU_VS \ 583*4882a593Smuzhiyun | BATU_VP) 584*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 585*4882a593Smuzhiyun | BATL_PP_RW \ 586*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 587*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 588*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 589*4882a593Smuzhiyun | BATU_BL_256M \ 590*4882a593Smuzhiyun | BATU_VS \ 591*4882a593Smuzhiyun | BATU_VP) 592*4882a593Smuzhiyun #else 593*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L 0 594*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U 0 595*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L 0 596*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U 0 597*4882a593Smuzhiyun #endif 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun #ifdef CONFIG_MPC83XX_PCI2 600*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 601*4882a593Smuzhiyun | BATL_PP_RW \ 602*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 603*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 604*4882a593Smuzhiyun | BATU_BL_256M \ 605*4882a593Smuzhiyun | BATU_VS \ 606*4882a593Smuzhiyun | BATU_VP) 607*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 608*4882a593Smuzhiyun | BATL_PP_RW \ 609*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 610*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 611*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 612*4882a593Smuzhiyun | BATU_BL_256M \ 613*4882a593Smuzhiyun | BATU_VS \ 614*4882a593Smuzhiyun | BATU_VP) 615*4882a593Smuzhiyun #else 616*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L 0 617*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U 0 618*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L 0 619*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U 0 620*4882a593Smuzhiyun #endif 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 623*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 624*4882a593Smuzhiyun | BATL_PP_RW \ 625*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 626*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 627*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 628*4882a593Smuzhiyun | BATU_BL_256M \ 629*4882a593Smuzhiyun | BATU_VS \ 630*4882a593Smuzhiyun | BATU_VP) 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 633*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (0xF0000000 \ 634*4882a593Smuzhiyun | BATL_PP_RW \ 635*4882a593Smuzhiyun | BATL_MEMCOHERENCE \ 636*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 637*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U (0xF0000000 \ 638*4882a593Smuzhiyun | BATU_BL_256M \ 639*4882a593Smuzhiyun | BATU_VS \ 640*4882a593Smuzhiyun | BATU_VP) 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L 0 643*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U 0 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 646*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 647*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 648*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 649*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 650*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 651*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 652*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 653*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 654*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 655*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 656*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 657*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 658*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 659*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 660*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 663*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 664*4882a593Smuzhiyun #endif 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun /* 667*4882a593Smuzhiyun * Environment Configuration 668*4882a593Smuzhiyun */ 669*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun #define CONFIG_NETDEV "eth0" 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /* Default path and filenames */ 674*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/nfsroot/rootfs" 675*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 676*4882a593Smuzhiyun /* U-Boot image on TFTP server */ 677*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "u-boot.bin" 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun #ifdef CONFIG_MPC8349ITX 680*4882a593Smuzhiyun #define CONFIG_FDTFILE "mpc8349emitx.dtb" 681*4882a593Smuzhiyun #else 682*4882a593Smuzhiyun #define CONFIG_FDTFILE "mpc8349emitxgp.dtb" 683*4882a593Smuzhiyun #endif 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 687*4882a593Smuzhiyun "console=" __stringify(CONSOLE) "\0" \ 688*4882a593Smuzhiyun "netdev=" CONFIG_NETDEV "\0" \ 689*4882a593Smuzhiyun "uboot=" CONFIG_UBOOTPATH "\0" \ 690*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot; " \ 691*4882a593Smuzhiyun "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 692*4882a593Smuzhiyun " +$filesize; " \ 693*4882a593Smuzhiyun "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 694*4882a593Smuzhiyun " +$filesize; " \ 695*4882a593Smuzhiyun "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 696*4882a593Smuzhiyun " $filesize; " \ 697*4882a593Smuzhiyun "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 698*4882a593Smuzhiyun " +$filesize; " \ 699*4882a593Smuzhiyun "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 700*4882a593Smuzhiyun " $filesize\0" \ 701*4882a593Smuzhiyun "fdtaddr=780000\0" \ 702*4882a593Smuzhiyun "fdtfile=" CONFIG_FDTFILE "\0" 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 705*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \ 706*4882a593Smuzhiyun " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\ 707*4882a593Smuzhiyun " console=$console,$baudrate $othbootargs; " \ 708*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 709*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 710*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 713*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw" \ 714*4882a593Smuzhiyun " console=$console,$baudrate $othbootargs; " \ 715*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 716*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 717*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 718*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun #endif 721