1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __CONFIG_H 10*4882a593Smuzhiyun #define __CONFIG_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 13*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 14*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 15*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 16*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 19*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xFE000000 20*4882a593Smuzhiyun #endif 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifndef CONFIG_SYS_MONITOR_BASE 23*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 24*4882a593Smuzhiyun #endif 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* 27*4882a593Smuzhiyun * High Level Configuration Options 28*4882a593Smuzhiyun */ 29*4882a593Smuzhiyun #define CONFIG_E300 1 /* E300 family */ 30*4882a593Smuzhiyun #define CONFIG_MPC831x 1 /* MPC831x CPU family */ 31*4882a593Smuzhiyun #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 32*4882a593Smuzhiyun #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * System Clock Setup 36*4882a593Smuzhiyun */ 37*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 38*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* 41*4882a593Smuzhiyun * Hardware Reset Configuration Word 42*4882a593Smuzhiyun * if CLKIN is 66.66MHz, then 43*4882a593Smuzhiyun * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 46*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 47*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_2X1 |\ 48*4882a593Smuzhiyun HRCWL_SVCOD_DIV_2 |\ 49*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN_2X1 |\ 50*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_3X1) 51*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH_BASE (\ 52*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 53*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 54*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 55*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 56*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 57*4882a593Smuzhiyun HRCWH_TSEC1M_IN_RGMII |\ 58*4882a593Smuzhiyun HRCWH_TSEC2M_IN_RGMII |\ 59*4882a593Smuzhiyun HRCWH_BIG_ENDIAN |\ 60*4882a593Smuzhiyun HRCWH_LALE_NORMAL) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #ifdef CONFIG_NAND_SPL 63*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 64*4882a593Smuzhiyun HRCWH_FROM_0XFFF00100 |\ 65*4882a593Smuzhiyun HRCWH_ROM_LOC_NAND_SP_8BIT |\ 66*4882a593Smuzhiyun HRCWH_RL_EXT_NAND) 67*4882a593Smuzhiyun #else 68*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 69*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 70*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 71*4882a593Smuzhiyun HRCWH_RL_EXT_LEGACY) 72*4882a593Smuzhiyun #endif 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 75*4882a593Smuzhiyun * System IO Config 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun #define CONFIG_SYS_SICRH 0x00000000 78*4882a593Smuzhiyun #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define CONFIG_HWCONFIG 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * IMMR new address 84*4882a593Smuzhiyun */ 85*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xE0000000 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* 88*4882a593Smuzhiyun * Arbiter Setup 89*4882a593Smuzhiyun */ 90*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 91*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 92*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * DDR Setup 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 98*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 99*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 100*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 101*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 102*4882a593Smuzhiyun | DDRCDR_PZ_LOZ \ 103*4882a593Smuzhiyun | DDRCDR_NZ_LOZ \ 104*4882a593Smuzhiyun | DDRCDR_ODT \ 105*4882a593Smuzhiyun | DDRCDR_Q_DRN) 106*4882a593Smuzhiyun /* 0x7b880001 */ 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * Manually set up DDR parameters 109*4882a593Smuzhiyun * consist of two chips HY5PS12621BFP-C4 from HYNIX 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 112*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 114*4882a593Smuzhiyun | CSCONFIG_ODT_RD_NEVER \ 115*4882a593Smuzhiyun | CSCONFIG_ODT_WR_ONLY_CURRENT \ 116*4882a593Smuzhiyun | CSCONFIG_ROW_BIT_13 \ 117*4882a593Smuzhiyun | CSCONFIG_COL_BIT_10) 118*4882a593Smuzhiyun /* 0x80010102 */ 119*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 120*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 121*4882a593Smuzhiyun | (0 << TIMING_CFG0_WRT_SHIFT) \ 122*4882a593Smuzhiyun | (0 << TIMING_CFG0_RRT_SHIFT) \ 123*4882a593Smuzhiyun | (0 << TIMING_CFG0_WWT_SHIFT) \ 124*4882a593Smuzhiyun | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 125*4882a593Smuzhiyun | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 126*4882a593Smuzhiyun | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 127*4882a593Smuzhiyun | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 128*4882a593Smuzhiyun /* 0x00220802 */ 129*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 130*4882a593Smuzhiyun | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 131*4882a593Smuzhiyun | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 132*4882a593Smuzhiyun | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 133*4882a593Smuzhiyun | (6 << TIMING_CFG1_REFREC_SHIFT) \ 134*4882a593Smuzhiyun | (2 << TIMING_CFG1_WRREC_SHIFT) \ 135*4882a593Smuzhiyun | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 136*4882a593Smuzhiyun | (2 << TIMING_CFG1_WRTORD_SHIFT)) 137*4882a593Smuzhiyun /* 0x27256222 */ 138*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 139*4882a593Smuzhiyun | (4 << TIMING_CFG2_CPO_SHIFT) \ 140*4882a593Smuzhiyun | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 141*4882a593Smuzhiyun | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 142*4882a593Smuzhiyun | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 143*4882a593Smuzhiyun | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 144*4882a593Smuzhiyun | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 145*4882a593Smuzhiyun /* 0x121048c5 */ 146*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 147*4882a593Smuzhiyun | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 148*4882a593Smuzhiyun /* 0x03600100 */ 149*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 150*4882a593Smuzhiyun | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 151*4882a593Smuzhiyun | SDRAM_CFG_DBW_32) 152*4882a593Smuzhiyun /* 0x43080000 */ 153*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 154*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 155*4882a593Smuzhiyun | (0x0232 << SDRAM_MODE_SD_SHIFT)) 156*4882a593Smuzhiyun /* ODT 150ohm CL=3, AL=1 on SDRAM */ 157*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2 0x00000000 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* 160*4882a593Smuzhiyun * Memory test 161*4882a593Smuzhiyun */ 162*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 163*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 164*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00140000 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* 167*4882a593Smuzhiyun * The reserved memory 168*4882a593Smuzhiyun */ 169*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 170*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* 173*4882a593Smuzhiyun * Initial RAM Base Address Setup 174*4882a593Smuzhiyun */ 175*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 176*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 177*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 178*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET \ 179*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* 182*4882a593Smuzhiyun * Local Bus Configuration & Clock Setup 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 185*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 186*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00040000 187*4882a593Smuzhiyun #define CONFIG_FSL_ELBC 1 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* 190*4882a593Smuzhiyun * FLASH on the Local Bus 191*4882a593Smuzhiyun */ 192*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 193*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 194*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 197*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 198*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* Window base at flash base */ 201*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 202*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ 205*4882a593Smuzhiyun | BR_PS_16 /* 16 bit port */ \ 206*4882a593Smuzhiyun | BR_MS_GPCM /* MSEL = GPCM */ \ 207*4882a593Smuzhiyun | BR_V) /* valid */ 208*4882a593Smuzhiyun #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 209*4882a593Smuzhiyun | OR_UPM_XAM \ 210*4882a593Smuzhiyun | OR_GPCM_CSNT \ 211*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 212*4882a593Smuzhiyun | OR_GPCM_XACS \ 213*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 214*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 215*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 216*4882a593Smuzhiyun | OR_GPCM_EAD) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 219*4882a593Smuzhiyun /* 127 64KB sectors and 8 8KB top sectors per device */ 220*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 135 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 223*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 224*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* 227*4882a593Smuzhiyun * NAND Flash on the Local Bus 228*4882a593Smuzhiyun */ 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #ifdef CONFIG_NAND_SPL 231*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xFFF00000 232*4882a593Smuzhiyun #else 233*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xE0600000 234*4882a593Smuzhiyun #endif 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define CONFIG_MTD_PARTITION 237*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nand0=e0600000.flash" 238*4882a593Smuzhiyun #define MTDPARTS_DEFAULT \ 239*4882a593Smuzhiyun "mtdparts=e0600000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)" 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 242*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC 1 243*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 244*4882a593Smuzhiyun #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 247*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 248*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 249*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 250*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ 253*4882a593Smuzhiyun | BR_DECC_CHK_GEN /* Use HW ECC */ \ 254*4882a593Smuzhiyun | BR_PS_8 /* 8 bit port */ \ 255*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 256*4882a593Smuzhiyun | BR_V) /* valid */ 257*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OR_PRELIM \ 258*4882a593Smuzhiyun (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ 259*4882a593Smuzhiyun | OR_FCM_CSCT \ 260*4882a593Smuzhiyun | OR_FCM_CST \ 261*4882a593Smuzhiyun | OR_FCM_CHT \ 262*4882a593Smuzhiyun | OR_FCM_SCY_1 \ 263*4882a593Smuzhiyun | OR_FCM_TRLX \ 264*4882a593Smuzhiyun | OR_FCM_EHTR) 265*4882a593Smuzhiyun /* 0xFFFF8396 */ 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM 268*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM 269*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 270*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 273*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 276*4882a593Smuzhiyun #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ 279*4882a593Smuzhiyun !defined(CONFIG_NAND_SPL) 280*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 281*4882a593Smuzhiyun #else 282*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 283*4882a593Smuzhiyun #endif 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* 286*4882a593Smuzhiyun * Serial Port 287*4882a593Smuzhiyun */ 288*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 289*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 290*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 291*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 294*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 297*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* I2C */ 300*4882a593Smuzhiyun #define CONFIG_SYS_I2C 301*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 302*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 303*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 304*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 305*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* 308*4882a593Smuzhiyun * Board info - revision and where boot from 309*4882a593Smuzhiyun */ 310*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* 313*4882a593Smuzhiyun * Config on-board RTC 314*4882a593Smuzhiyun */ 315*4882a593Smuzhiyun #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 316*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* 319*4882a593Smuzhiyun * General PCI 320*4882a593Smuzhiyun * Addresses are mapped 1-1. 321*4882a593Smuzhiyun */ 322*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 323*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 324*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 325*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 326*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 327*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 328*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_BASE 0x00000000 329*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 330*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 333*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 334*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_BASE 0xA0000000 337*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 338*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 339*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 340*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 341*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 342*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 343*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 344*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_BASE 0xC0000000 347*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 348*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 349*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 350*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 351*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 352*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 353*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 354*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 357*4882a593Smuzhiyun #define CONFIG_PCIE 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define CONFIG_EEPRO100 360*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 361*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 364*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_USBDRCM 3 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 367*4882a593Smuzhiyun #define CONFIG_USB_PHY_TYPE "utmi" 368*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun /* 371*4882a593Smuzhiyun * TSEC 372*4882a593Smuzhiyun */ 373*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 374*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 375*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 376*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 377*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* 380*4882a593Smuzhiyun * TSEC ethernet configuration 381*4882a593Smuzhiyun */ 382*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 383*4882a593Smuzhiyun #define CONFIG_TSEC1 1 384*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC0" 385*4882a593Smuzhiyun #define CONFIG_TSEC2 1 386*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC1" 387*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 388*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 1 389*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 390*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 391*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 392*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun /* Options are: eTSEC[0-1] */ 395*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* 398*4882a593Smuzhiyun * SATA 399*4882a593Smuzhiyun */ 400*4882a593Smuzhiyun #define CONFIG_LIBATA 401*4882a593Smuzhiyun #define CONFIG_FSL_SATA 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 404*4882a593Smuzhiyun #define CONFIG_SATA1 405*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_OFFSET 0x18000 406*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 407*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 408*4882a593Smuzhiyun #define CONFIG_SATA2 409*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_OFFSET 0x19000 410*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 411*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA 414*4882a593Smuzhiyun #define CONFIG_LBA48 415*4882a593Smuzhiyun #endif 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* 418*4882a593Smuzhiyun * Environment 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun #if !defined(CONFIG_SYS_RAMBOOT) 421*4882a593Smuzhiyun #define CONFIG_ENV_ADDR \ 422*4882a593Smuzhiyun (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 423*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 424*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 425*4882a593Smuzhiyun #else 426*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 427*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 428*4882a593Smuzhiyun #endif 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 431*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* 434*4882a593Smuzhiyun * BOOTP options 435*4882a593Smuzhiyun */ 436*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 437*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 438*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 439*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun /* 442*4882a593Smuzhiyun * Command line configuration. 443*4882a593Smuzhiyun */ 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 446*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* 451*4882a593Smuzhiyun * Miscellaneous configurable options 452*4882a593Smuzhiyun */ 453*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 454*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun /* 457*4882a593Smuzhiyun * For booting Linux, the board info and command line data 458*4882a593Smuzhiyun * have to be in the first 256 MB of memory, since this is 459*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 460*4882a593Smuzhiyun */ 461*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 462*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* 465*4882a593Smuzhiyun * Core HID Setup 466*4882a593Smuzhiyun */ 467*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x000000000 468*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 469*4882a593Smuzhiyun HID0_ENABLE_INSTRUCTION_CACHE | \ 470*4882a593Smuzhiyun HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 471*4882a593Smuzhiyun #define CONFIG_SYS_HID2 HID2_HBE 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun /* 474*4882a593Smuzhiyun * MMU Setup 475*4882a593Smuzhiyun */ 476*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* DDR: cache cacheable */ 479*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 480*4882a593Smuzhiyun | BATL_PP_RW \ 481*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 482*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 483*4882a593Smuzhiyun | BATU_BL_128M \ 484*4882a593Smuzhiyun | BATU_VS \ 485*4882a593Smuzhiyun | BATU_VP) 486*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 487*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 490*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 491*4882a593Smuzhiyun | BATL_PP_RW \ 492*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 493*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 494*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 495*4882a593Smuzhiyun | BATU_BL_8M \ 496*4882a593Smuzhiyun | BATU_VS \ 497*4882a593Smuzhiyun | BATU_VP) 498*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 499*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 502*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ 503*4882a593Smuzhiyun | BATL_PP_RW \ 504*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 505*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ 506*4882a593Smuzhiyun | BATU_BL_32M \ 507*4882a593Smuzhiyun | BATU_VS \ 508*4882a593Smuzhiyun | BATU_VP) 509*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ 510*4882a593Smuzhiyun | BATL_PP_RW \ 511*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 512*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 513*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun /* Stack in dcache: cacheable, no memory coherence */ 516*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 517*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \ 518*4882a593Smuzhiyun | BATU_BL_128K \ 519*4882a593Smuzhiyun | BATU_VS \ 520*4882a593Smuzhiyun | BATU_VP) 521*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 522*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* PCI MEM space: cacheable */ 525*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \ 526*4882a593Smuzhiyun | BATL_PP_RW \ 527*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 528*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \ 529*4882a593Smuzhiyun | BATU_BL_256M \ 530*4882a593Smuzhiyun | BATU_VS \ 531*4882a593Smuzhiyun | BATU_VP) 532*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 533*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun /* PCI MMIO space: cache-inhibit and guarded */ 536*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \ 537*4882a593Smuzhiyun | BATL_PP_RW \ 538*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 539*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 540*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \ 541*4882a593Smuzhiyun | BATU_BL_256M \ 542*4882a593Smuzhiyun | BATU_VS \ 543*4882a593Smuzhiyun | BATU_VP) 544*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 545*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L 0 548*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U 0 549*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 550*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L 0 553*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U 0 554*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 555*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 558*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 559*4882a593Smuzhiyun #endif 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun /* 562*4882a593Smuzhiyun * Environment Configuration 563*4882a593Smuzhiyun */ 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 568*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 569*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 570*4882a593Smuzhiyun #endif 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 575*4882a593Smuzhiyun "netdev=eth0\0" \ 576*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 577*4882a593Smuzhiyun "ramdiskaddr=1000000\0" \ 578*4882a593Smuzhiyun "ramdiskfile=ramfs.83xx\0" \ 579*4882a593Smuzhiyun "fdtaddr=780000\0" \ 580*4882a593Smuzhiyun "fdtfile=mpc8315erdb.dtb\0" \ 581*4882a593Smuzhiyun "usb_phy_type=utmi\0" \ 582*4882a593Smuzhiyun "" 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 585*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 586*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 587*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 588*4882a593Smuzhiyun "$netdev:off " \ 589*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 590*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 591*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 592*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 595*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 596*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 597*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 598*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 599*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 600*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun #endif /* __CONFIG_H */ 605