1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __CONFIG_H 10*4882a593Smuzhiyun #define __CONFIG_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* 13*4882a593Smuzhiyun * High Level Configuration Options 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun #define CONFIG_E300 1 /* E300 family */ 16*4882a593Smuzhiyun #define CONFIG_MPC830x 1 /* MPC830x family */ 17*4882a593Smuzhiyun #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */ 18*4882a593Smuzhiyun #define CONFIG_MPC8308RDB 1 /* MPC8308RDB board specific */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xFE000000 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifdef CONFIG_MMC 25*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 26*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 27*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_USE_PIO 28*4882a593Smuzhiyun #endif 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * On-board devices 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * TSEC1 is SoC TSEC 34*4882a593Smuzhiyun * TSEC2 is VSC switch 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun #define CONFIG_TSEC1 37*4882a593Smuzhiyun #define CONFIG_VSC7385_ENET 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* 40*4882a593Smuzhiyun * System Clock Setup 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 43*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * Hardware Reset Configuration Word 47*4882a593Smuzhiyun * if CLKIN is 66.66MHz, then 48*4882a593Smuzhiyun * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz 49*4882a593Smuzhiyun * We choose the A type silicon as default, so the core is 400Mhz. 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 52*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 53*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_2X1 |\ 54*4882a593Smuzhiyun HRCWL_SVCOD_DIV_2 |\ 55*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN_4X1 |\ 56*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_3X1) 57*4882a593Smuzhiyun /* 58*4882a593Smuzhiyun * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits 59*4882a593Smuzhiyun * in 8308's HRCWH according to the manual, but original Freescale's 60*4882a593Smuzhiyun * code has them and I've expirienced some problems using the board 61*4882a593Smuzhiyun * with BDI3000 attached when I've tried to set these bits to zero 62*4882a593Smuzhiyun * (UART doesn't work after the 'reset run' command). 63*4882a593Smuzhiyun */ 64*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 65*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 66*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 67*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 68*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 69*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 70*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 71*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 72*4882a593Smuzhiyun HRCWH_RL_EXT_LEGACY |\ 73*4882a593Smuzhiyun HRCWH_TSEC1M_IN_RGMII |\ 74*4882a593Smuzhiyun HRCWH_TSEC2M_IN_RGMII |\ 75*4882a593Smuzhiyun HRCWH_BIG_ENDIAN) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* 78*4882a593Smuzhiyun * System IO Config 79*4882a593Smuzhiyun */ 80*4882a593Smuzhiyun #define CONFIG_SYS_SICRH (\ 81*4882a593Smuzhiyun SICRH_ESDHC_A_SD |\ 82*4882a593Smuzhiyun SICRH_ESDHC_B_SD |\ 83*4882a593Smuzhiyun SICRH_ESDHC_C_SD |\ 84*4882a593Smuzhiyun SICRH_GPIO_A_TSEC2 |\ 85*4882a593Smuzhiyun SICRH_GPIO_B_TSEC2_GTX_CLK125 |\ 86*4882a593Smuzhiyun SICRH_IEEE1588_A_GPIO |\ 87*4882a593Smuzhiyun SICRH_USB |\ 88*4882a593Smuzhiyun SICRH_GTM_GPIO |\ 89*4882a593Smuzhiyun SICRH_IEEE1588_B_GPIO |\ 90*4882a593Smuzhiyun SICRH_ETSEC2_CRS |\ 91*4882a593Smuzhiyun SICRH_GPIOSEL_1 |\ 92*4882a593Smuzhiyun SICRH_TMROBI_V3P3 |\ 93*4882a593Smuzhiyun SICRH_TSOBI1_V2P5 |\ 94*4882a593Smuzhiyun SICRH_TSOBI2_V2P5) /* 0x01b7d103 */ 95*4882a593Smuzhiyun #define CONFIG_SYS_SICRL (\ 96*4882a593Smuzhiyun SICRL_SPI_PF0 |\ 97*4882a593Smuzhiyun SICRL_UART_PF0 |\ 98*4882a593Smuzhiyun SICRL_IRQ_PF0 |\ 99*4882a593Smuzhiyun SICRL_I2C2_PF0 |\ 100*4882a593Smuzhiyun SICRL_ETSEC1_GTX_CLK125) /* 0x00000040 */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* 103*4882a593Smuzhiyun * IMMR new address 104*4882a593Smuzhiyun */ 105*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xE0000000 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * SERDES 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define CONFIG_FSL_SERDES 111*4882a593Smuzhiyun #define CONFIG_FSL_SERDES1 0xe3000 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* 114*4882a593Smuzhiyun * Arbiter Setup 115*4882a593Smuzhiyun */ 116*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 117*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 118*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * DDR Setup 122*4882a593Smuzhiyun */ 123*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 124*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 125*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 126*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 127*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 128*4882a593Smuzhiyun | DDRCDR_PZ_LOZ \ 129*4882a593Smuzhiyun | DDRCDR_NZ_LOZ \ 130*4882a593Smuzhiyun | DDRCDR_ODT \ 131*4882a593Smuzhiyun | DDRCDR_Q_DRN) 132*4882a593Smuzhiyun /* 0x7b880001 */ 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * Manually set up DDR parameters 135*4882a593Smuzhiyun * consist of two chips HY5PS12621BFP-C4 from HYNIX 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 141*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 142*4882a593Smuzhiyun | CSCONFIG_ODT_RD_NEVER \ 143*4882a593Smuzhiyun | CSCONFIG_ODT_WR_ONLY_CURRENT \ 144*4882a593Smuzhiyun | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 145*4882a593Smuzhiyun /* 0x80010102 */ 146*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 147*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 148*4882a593Smuzhiyun | (0 << TIMING_CFG0_WRT_SHIFT) \ 149*4882a593Smuzhiyun | (0 << TIMING_CFG0_RRT_SHIFT) \ 150*4882a593Smuzhiyun | (0 << TIMING_CFG0_WWT_SHIFT) \ 151*4882a593Smuzhiyun | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 152*4882a593Smuzhiyun | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 153*4882a593Smuzhiyun | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 154*4882a593Smuzhiyun | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 155*4882a593Smuzhiyun /* 0x00220802 */ 156*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 157*4882a593Smuzhiyun | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 158*4882a593Smuzhiyun | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 159*4882a593Smuzhiyun | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 160*4882a593Smuzhiyun | (6 << TIMING_CFG1_REFREC_SHIFT) \ 161*4882a593Smuzhiyun | (2 << TIMING_CFG1_WRREC_SHIFT) \ 162*4882a593Smuzhiyun | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 163*4882a593Smuzhiyun | (2 << TIMING_CFG1_WRTORD_SHIFT)) 164*4882a593Smuzhiyun /* 0x27256222 */ 165*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 166*4882a593Smuzhiyun | (4 << TIMING_CFG2_CPO_SHIFT) \ 167*4882a593Smuzhiyun | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 168*4882a593Smuzhiyun | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 169*4882a593Smuzhiyun | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 170*4882a593Smuzhiyun | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 171*4882a593Smuzhiyun | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 172*4882a593Smuzhiyun /* 0x121048c5 */ 173*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 174*4882a593Smuzhiyun | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 175*4882a593Smuzhiyun /* 0x03600100 */ 176*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 177*4882a593Smuzhiyun | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 178*4882a593Smuzhiyun | SDRAM_CFG_DBW_32) 179*4882a593Smuzhiyun /* 0x43080000 */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 182*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 183*4882a593Smuzhiyun | (0x0232 << SDRAM_MODE_SD_SHIFT)) 184*4882a593Smuzhiyun /* ODT 150ohm CL=3, AL=1 on SDRAM */ 185*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2 0x00000000 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* 188*4882a593Smuzhiyun * Memory test 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */ 191*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x07f00000 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* 194*4882a593Smuzhiyun * The reserved memory 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 199*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* 202*4882a593Smuzhiyun * Initial RAM Base Address Setup 203*4882a593Smuzhiyun */ 204*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 205*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 206*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 207*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET \ 208*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun * Local Bus Configuration & Clock Setup 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 214*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 215*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00040000 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * FLASH on the Local Bus 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 221*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 222*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 225*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 226*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* Window base at flash base */ 229*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 230*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 233*4882a593Smuzhiyun | BR_PS_16 /* 16 bit port */ \ 234*4882a593Smuzhiyun | BR_MS_GPCM /* MSEL = GPCM */ \ 235*4882a593Smuzhiyun | BR_V) /* valid */ 236*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 237*4882a593Smuzhiyun | OR_UPM_XAM \ 238*4882a593Smuzhiyun | OR_GPCM_CSNT \ 239*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 240*4882a593Smuzhiyun | OR_GPCM_XACS \ 241*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 242*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 243*4882a593Smuzhiyun | OR_GPCM_EHTR_SET) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 246*4882a593Smuzhiyun /* 127 64KB sectors and 8 8KB top sectors per device */ 247*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 135 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 250*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* 253*4882a593Smuzhiyun * NAND Flash on the Local Bus 254*4882a593Smuzhiyun */ 255*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */ 256*4882a593Smuzhiyun #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ 257*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \ 258*4882a593Smuzhiyun | BR_DECC_CHK_GEN /* Use HW ECC */ \ 259*4882a593Smuzhiyun | BR_PS_8 /* 8 bit Port */ \ 260*4882a593Smuzhiyun | BR_MS_FCM /* MSEL = FCM */ \ 261*4882a593Smuzhiyun | BR_V) /* valid */ 262*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ 263*4882a593Smuzhiyun | OR_FCM_CSCT \ 264*4882a593Smuzhiyun | OR_FCM_CST \ 265*4882a593Smuzhiyun | OR_FCM_CHT \ 266*4882a593Smuzhiyun | OR_FCM_SCY_1 \ 267*4882a593Smuzhiyun | OR_FCM_TRLX \ 268*4882a593Smuzhiyun | OR_FCM_EHTR) 269*4882a593Smuzhiyun /* 0xFFFF8396 */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 272*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_ENET 275*4882a593Smuzhiyun #define CONFIG_TSEC2 276*4882a593Smuzhiyun /* VSC7385 Base address on CS2 */ 277*4882a593Smuzhiyun #define CONFIG_SYS_VSC7385_BASE 0xF0000000 278*4882a593Smuzhiyun #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */ 279*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ 280*4882a593Smuzhiyun | BR_PS_8 /* 8-bit port */ \ 281*4882a593Smuzhiyun | BR_MS_GPCM /* MSEL = GPCM */ \ 282*4882a593Smuzhiyun | BR_V) /* valid */ 283*4882a593Smuzhiyun /* 0xF0000801 */ 284*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \ 285*4882a593Smuzhiyun | OR_GPCM_CSNT \ 286*4882a593Smuzhiyun | OR_GPCM_XACS \ 287*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 288*4882a593Smuzhiyun | OR_GPCM_SETA \ 289*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 290*4882a593Smuzhiyun | OR_GPCM_EHTR_SET) 291*4882a593Smuzhiyun /* 0xFFFE09FF */ 292*4882a593Smuzhiyun /* Access window base at VSC7385 base */ 293*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE 294*4882a593Smuzhiyun /* Access window size 128K */ 295*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) 296*4882a593Smuzhiyun /* The flash address and size of the VSC7385 firmware image */ 297*4882a593Smuzhiyun #define CONFIG_VSC7385_IMAGE 0xFE7FE000 298*4882a593Smuzhiyun #define CONFIG_VSC7385_IMAGE_SIZE 8192 299*4882a593Smuzhiyun #endif 300*4882a593Smuzhiyun /* 301*4882a593Smuzhiyun * Serial Port 302*4882a593Smuzhiyun */ 303*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 304*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 305*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 306*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 309*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 312*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun /* I2C */ 315*4882a593Smuzhiyun #define CONFIG_SYS_I2C 316*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 317*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 318*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 319*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 320*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 321*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 322*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 323*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* 326*4882a593Smuzhiyun * SPI on header J8 327*4882a593Smuzhiyun * 328*4882a593Smuzhiyun * WARNING: enabling this will break TSEC2 (connected to the Vitesse switch) 329*4882a593Smuzhiyun * due to a pinmux conflict between GPIO9 (SPI chip select )and the TSEC2 pins. 330*4882a593Smuzhiyun */ 331*4882a593Smuzhiyun #ifdef CONFIG_MPC8XXX_SPI 332*4882a593Smuzhiyun #define CONFIG_USE_SPIFLASH 333*4882a593Smuzhiyun #endif 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* 336*4882a593Smuzhiyun * Board info - revision and where boot from 337*4882a593Smuzhiyun */ 338*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* 341*4882a593Smuzhiyun * Config on-board RTC 342*4882a593Smuzhiyun */ 343*4882a593Smuzhiyun #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 344*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* 347*4882a593Smuzhiyun * General PCI 348*4882a593Smuzhiyun * Addresses are mapped 1-1. 349*4882a593Smuzhiyun */ 350*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_BASE 0xA0000000 351*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 352*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 353*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 354*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 355*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 356*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 357*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 358*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* enable PCIE clock */ 361*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_PCIEXP1CM 1 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 364*4882a593Smuzhiyun #define CONFIG_PCIE 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 367*4882a593Smuzhiyun #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* 370*4882a593Smuzhiyun * TSEC 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 373*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 374*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 375*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 376*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* 379*4882a593Smuzhiyun * TSEC ethernet configuration 380*4882a593Smuzhiyun */ 381*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 382*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC0" 383*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC1" 384*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 2 385*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 1 386*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 387*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 388*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 389*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun /* Options are: eTSEC[0-1] */ 392*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC0" 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun /* 395*4882a593Smuzhiyun * Environment 396*4882a593Smuzhiyun */ 397*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 398*4882a593Smuzhiyun CONFIG_SYS_MONITOR_LEN) 399*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 400*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 401*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 402*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 405*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* 408*4882a593Smuzhiyun * BOOTP options 409*4882a593Smuzhiyun */ 410*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 411*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 412*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 413*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* 416*4882a593Smuzhiyun * Command line configuration. 417*4882a593Smuzhiyun */ 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* 422*4882a593Smuzhiyun * Miscellaneous configurable options 423*4882a593Smuzhiyun */ 424*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 425*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* Boot Argument Buffer Size */ 430*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun /* 433*4882a593Smuzhiyun * For booting Linux, the board info and command line data 434*4882a593Smuzhiyun * have to be in the first 256 MB of memory, since this is 435*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 438*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun /* 441*4882a593Smuzhiyun * Core HID Setup 442*4882a593Smuzhiyun */ 443*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x000000000 444*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 445*4882a593Smuzhiyun HID0_ENABLE_INSTRUCTION_CACHE | \ 446*4882a593Smuzhiyun HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 447*4882a593Smuzhiyun #define CONFIG_SYS_HID2 HID2_HBE 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun /* 450*4882a593Smuzhiyun * MMU Setup 451*4882a593Smuzhiyun */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* DDR: cache cacheable */ 454*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \ 455*4882a593Smuzhiyun BATL_MEMCOHERENCE) 456*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \ 457*4882a593Smuzhiyun BATU_VS | BATU_VP) 458*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 459*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 462*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \ 463*4882a593Smuzhiyun BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 464*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \ 465*4882a593Smuzhiyun BATU_VP) 466*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 467*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 470*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 471*4882a593Smuzhiyun BATL_MEMCOHERENCE) 472*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \ 473*4882a593Smuzhiyun BATU_VS | BATU_VP) 474*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 475*4882a593Smuzhiyun BATL_CACHEINHIBIT | \ 476*4882a593Smuzhiyun BATL_GUARDEDSTORAGE) 477*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* Stack in dcache: cacheable, no memory coherence */ 480*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 481*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \ 482*4882a593Smuzhiyun BATU_VS | BATU_VP) 483*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 484*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* 487*4882a593Smuzhiyun * Environment Configuration 488*4882a593Smuzhiyun */ 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 493*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 494*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 495*4882a593Smuzhiyun #endif 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 501*4882a593Smuzhiyun "netdev=eth0\0" \ 502*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 503*4882a593Smuzhiyun "nfsargs=setenv bootargs root=/dev/nfs rw " \ 504*4882a593Smuzhiyun "nfsroot=${serverip}:${rootpath}\0" \ 505*4882a593Smuzhiyun "ramargs=setenv bootargs root=/dev/ram rw\0" \ 506*4882a593Smuzhiyun "addip=setenv bootargs ${bootargs} " \ 507*4882a593Smuzhiyun "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 508*4882a593Smuzhiyun ":${hostname}:${netdev}:off panic=1\0" \ 509*4882a593Smuzhiyun "addtty=setenv bootargs ${bootargs}" \ 510*4882a593Smuzhiyun " console=${consoledev},${baudrate}\0" \ 511*4882a593Smuzhiyun "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 512*4882a593Smuzhiyun "addmisc=setenv bootargs ${bootargs}\0" \ 513*4882a593Smuzhiyun "kernel_addr=FE080000\0" \ 514*4882a593Smuzhiyun "fdt_addr=FE280000\0" \ 515*4882a593Smuzhiyun "ramdisk_addr=FE290000\0" \ 516*4882a593Smuzhiyun "u-boot=mpc8308rdb/u-boot.bin\0" \ 517*4882a593Smuzhiyun "kernel_addr_r=1000000\0" \ 518*4882a593Smuzhiyun "fdt_addr_r=C00000\0" \ 519*4882a593Smuzhiyun "hostname=mpc8308rdb\0" \ 520*4882a593Smuzhiyun "bootfile=mpc8308rdb/uImage\0" \ 521*4882a593Smuzhiyun "fdtfile=mpc8308rdb/mpc8308rdb.dtb\0" \ 522*4882a593Smuzhiyun "rootpath=/opt/eldk-4.2/ppc_6xx\0" \ 523*4882a593Smuzhiyun "flash_self=run ramargs addip addtty addmtd addmisc;" \ 524*4882a593Smuzhiyun "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 525*4882a593Smuzhiyun "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ 526*4882a593Smuzhiyun "bootm ${kernel_addr} - ${fdt_addr}\0" \ 527*4882a593Smuzhiyun "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ 528*4882a593Smuzhiyun "tftp ${fdt_addr_r} ${fdtfile};" \ 529*4882a593Smuzhiyun "run nfsargs addip addtty addmtd addmisc;" \ 530*4882a593Smuzhiyun "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 531*4882a593Smuzhiyun "bootcmd=run flash_self\0" \ 532*4882a593Smuzhiyun "load=tftp ${loadaddr} ${u-boot}\0" \ 533*4882a593Smuzhiyun "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ 534*4882a593Smuzhiyun " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\ 535*4882a593Smuzhiyun " +${filesize};cp.b ${fileaddr} " \ 536*4882a593Smuzhiyun __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \ 537*4882a593Smuzhiyun "upd=run load update\0" \ 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #endif /* __CONFIG_H */ 540