xref: /OK3568_Linux_fs/u-boot/include/configs/M5485EVB.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Freescale MCF5485 FireEngine board.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * board/config.h - configuration options, board specific
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef _M5485EVB_H
15*4882a593Smuzhiyun #define _M5485EVB_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * High Level Configuration Options
19*4882a593Smuzhiyun  * (easy to change)
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CONFIG_MCFUART
23*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #undef CONFIG_HW_WATCHDOG
26*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_SLTTMR
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_FSLDMAFEC
31*4882a593Smuzhiyun #ifdef CONFIG_FSLDMAFEC
32*4882a593Smuzhiyun #	define CONFIG_MII		1
33*4882a593Smuzhiyun #	define CONFIG_MII_INIT		1
34*4882a593Smuzhiyun #	define CONFIG_HAS_ETH1
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #	define CONFIG_SYS_DMA_USE_INTSRAM	1
37*4882a593Smuzhiyun #	define CONFIG_SYS_DISCOVER_PHY
38*4882a593Smuzhiyun #	define CONFIG_SYS_RX_ETH_BUFFER	32
39*4882a593Smuzhiyun #	define CONFIG_SYS_TX_ETH_BUFFER	48
40*4882a593Smuzhiyun #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_PINMUX		0
43*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
44*4882a593Smuzhiyun #	define CONFIG_SYS_FEC1_PINMUX		0
45*4882a593Smuzhiyun #	define CONFIG_SYS_FEC1_MIIBASE		CONFIG_SYS_FEC0_IOBASE
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #	define MCFFEC_TOUT_LOOP		50000
48*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
49*4882a593Smuzhiyun #	ifndef CONFIG_SYS_DISCOVER_PHY
50*4882a593Smuzhiyun #		define FECDUPLEX	FULL
51*4882a593Smuzhiyun #		define FECSPEED		_100BASET
52*4882a593Smuzhiyun #	else
53*4882a593Smuzhiyun #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54*4882a593Smuzhiyun #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
55*4882a593Smuzhiyun #		endif
56*4882a593Smuzhiyun #	endif			/* CONFIG_SYS_DISCOVER_PHY */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #	define CONFIG_IPADDR	192.162.1.2
59*4882a593Smuzhiyun #	define CONFIG_NETMASK	255.255.255.0
60*4882a593Smuzhiyun #	define CONFIG_SERVERIP	192.162.1.1
61*4882a593Smuzhiyun #	define CONFIG_GATEWAYIP	192.162.1.1
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
66*4882a593Smuzhiyun #	define CONFIG_USB_OHCI_NEW
67*4882a593Smuzhiyun /*#	define CONFIG_PCI_OHCI*/
68*4882a593Smuzhiyun #	define CONFIG_SYS_USB_OHCI_REGS_BASE		0x80041000
69*4882a593Smuzhiyun #	define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
70*4882a593Smuzhiyun #	define CONFIG_SYS_USB_OHCI_SLOT_NAME		"isp1561"
71*4882a593Smuzhiyun #	define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* I2C */
75*4882a593Smuzhiyun #define CONFIG_SYS_I2C
76*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
77*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	80000
78*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
79*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x00008F00
80*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* PCI */
83*4882a593Smuzhiyun #ifdef CONFIG_CMD_PCI
84*4882a593Smuzhiyun #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_BUS		0x80000000
87*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BUS
88*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_BUS		0x71000000
91*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_PHYS		CONFIG_SYS_PCI_IO_BUS
92*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_SIZE		0x01000000
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CFG_BUS		0x70000000
95*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CFG_PHYS	CONFIG_SYS_PCI_CFG_BUS
96*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CFG_SIZE	0x01000000
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define CONFIG_UDP_CHECKSUM
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CONFIG_HOSTNAME		M548xEVB
102*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
103*4882a593Smuzhiyun 	"netdev=eth0\0"				\
104*4882a593Smuzhiyun 	"loadaddr=10000\0"			\
105*4882a593Smuzhiyun 	"u-boot=u-boot.bin\0"			\
106*4882a593Smuzhiyun 	"load=tftp ${loadaddr) ${u-boot}\0"	\
107*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
108*4882a593Smuzhiyun 	"prog=prot off bank 1;"			\
109*4882a593Smuzhiyun 	"era ff800000 ff83ffff;"		\
110*4882a593Smuzhiyun 	"cp.b ${loadaddr} ff800000 ${filesize};"\
111*4882a593Smuzhiyun 	"save\0"				\
112*4882a593Smuzhiyun 	""
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define CONFIG_PRAM		512	/* 512 KB */
115*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x00010000
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define CONFIG_SYS_CLK			CONFIG_SYS_BUSCLK
120*4882a593Smuzhiyun #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 2
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0xF0000000
123*4882a593Smuzhiyun #define CONFIG_SYS_INTSRAM		(CONFIG_SYS_MBAR + 0x10000)
124*4882a593Smuzhiyun #define CONFIG_SYS_INTSRAMSZ		0x8000
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*#define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)*/
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * Low Level Configuration Settings
130*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
131*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
132*4882a593Smuzhiyun  */
133*4882a593Smuzhiyun /*-----------------------------------------------------------------------
134*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xF2000000
137*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM */
138*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL	0x21
139*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM1_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
140*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM1_END	0x1000	/* End of used area in internal SRAM */
141*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM1_CTRL	0x21
142*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
143*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*-----------------------------------------------------------------------
146*4882a593Smuzhiyun  * Start addresses for the final memory configuration
147*4882a593Smuzhiyun  * (Set up by the startup code)
148*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x00000000
151*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1		0x73711630
152*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2		0x46770000
153*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL		0xE10B0000
154*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD		0x40010000
155*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE		0x018D0000
156*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_DRVSTRENGTH	0x000002AA
157*4882a593Smuzhiyun #ifdef CONFIG_SYS_DRAMSZ1
158*4882a593Smuzhiyun #	define CONFIG_SYS_SDRAM_SIZE	(CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
159*4882a593Smuzhiyun #else
160*4882a593Smuzhiyun #	define CONFIG_SYS_SDRAM_SIZE	CONFIG_SYS_DRAMSZ
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
164*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
167*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* Reserve 256 kB for malloc() */
172*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
175*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
176*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*-----------------------------------------------------------------------
181*4882a593Smuzhiyun  * FLASH organization
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
184*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI
185*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
186*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_DRIVER	1
187*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
188*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
189*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
190*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
191*4882a593Smuzhiyun #ifdef CONFIG_SYS_NOR1SZ
192*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of memory banks */
193*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
194*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
195*4882a593Smuzhiyun #else
196*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
197*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		(CONFIG_SYS_BOOTSZ << 20)
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* Configuration for environment
202*4882a593Smuzhiyun  * Environment is not embedded in u-boot. First time runing may have env
203*4882a593Smuzhiyun  * crc error warning if there is no correct environment on the flash.
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x40000
206*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x10000
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*-----------------------------------------------------------------------
209*4882a593Smuzhiyun  * Cache Configuration
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
214*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
215*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
216*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
217*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_BCINVA + CF_CACR_ICINVA + \
218*4882a593Smuzhiyun 					 CF_CACR_IDCM)
219*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_INV		(CF_CACR_DCINVA)
220*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR2		(CONFIG_SYS_SDRAM_BASE | \
221*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
222*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
223*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_BEC | CF_CACR_BCINVA | \
224*4882a593Smuzhiyun 					 CF_CACR_IEC | CF_CACR_ICINVA)
225*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_DCACR		((CONFIG_SYS_CACHE_ICACR | \
226*4882a593Smuzhiyun 					 CF_CACR_DEC | CF_CACR_DDCM_P | \
227*4882a593Smuzhiyun 					 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*-----------------------------------------------------------------------
230*4882a593Smuzhiyun  * Chipselect bank definitions
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun  * CS0 - NOR Flash 1, 2, 4, or 8MB
234*4882a593Smuzhiyun  * CS1 - NOR Flash
235*4882a593Smuzhiyun  * CS2 - Available
236*4882a593Smuzhiyun  * CS3 - Available
237*4882a593Smuzhiyun  * CS4 - Available
238*4882a593Smuzhiyun  * CS5 - Available
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0xFF800000
241*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		(((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
242*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00101980
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #ifdef CONFIG_SYS_NOR1SZ
245*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE		0xE0000000
246*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK		(((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
247*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL		0x00101D80
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #endif				/* _M5485EVB_H */
251