xref: /OK3568_Linux_fs/u-boot/include/configs/M54455EVB.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Freescale MCF54455 EVB board.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * board/config.h - configuration options, board specific
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef _M54455EVB_H
15*4882a593Smuzhiyun #define _M54455EVB_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * High Level Configuration Options
19*4882a593Smuzhiyun  * (easy to change)
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define CONFIG_M54455EVB	/* M54455EVB board */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CONFIG_MCFUART
24*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define LDS_BOARD_TEXT                  board/freescale/m54455evb/sbf_dram_init.o (.text*)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #undef CONFIG_WATCHDOG
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_TIMESTAMP	/* Print image info with timestamp */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * BOOTP options
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
36*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
37*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
38*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Network configuration */
41*4882a593Smuzhiyun #define CONFIG_MCFFEC
42*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
43*4882a593Smuzhiyun #	define CONFIG_MII		1
44*4882a593Smuzhiyun #	define CONFIG_MII_INIT		1
45*4882a593Smuzhiyun #	define CONFIG_SYS_DISCOVER_PHY
46*4882a593Smuzhiyun #	define CONFIG_SYS_RX_ETH_BUFFER	8
47*4882a593Smuzhiyun #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_PINMUX	0
50*4882a593Smuzhiyun #	define CONFIG_SYS_FEC1_PINMUX	0
51*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_MIIBASE	CONFIG_SYS_FEC0_IOBASE
52*4882a593Smuzhiyun #	define CONFIG_SYS_FEC1_MIIBASE	CONFIG_SYS_FEC0_IOBASE
53*4882a593Smuzhiyun #	define MCFFEC_TOUT_LOOP 50000
54*4882a593Smuzhiyun #	define CONFIG_HAS_ETH1
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #	define CONFIG_ETHPRIME		"FEC0"
57*4882a593Smuzhiyun #	define CONFIG_IPADDR		192.162.1.2
58*4882a593Smuzhiyun #	define CONFIG_NETMASK		255.255.255.0
59*4882a593Smuzhiyun #	define CONFIG_SERVERIP		192.162.1.1
60*4882a593Smuzhiyun #	define CONFIG_GATEWAYIP		192.162.1.1
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
63*4882a593Smuzhiyun #	ifndef CONFIG_SYS_DISCOVER_PHY
64*4882a593Smuzhiyun #		define FECDUPLEX	FULL
65*4882a593Smuzhiyun #		define FECSPEED		_100BASET
66*4882a593Smuzhiyun #	else
67*4882a593Smuzhiyun #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
68*4882a593Smuzhiyun #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
69*4882a593Smuzhiyun #		endif
70*4882a593Smuzhiyun #	endif			/* CONFIG_SYS_DISCOVER_PHY */
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define CONFIG_HOSTNAME		M54455EVB
74*4882a593Smuzhiyun #ifdef CONFIG_SYS_STMICRO_BOOT
75*4882a593Smuzhiyun /* ST Micro serial flash */
76*4882a593Smuzhiyun #define	CONFIG_SYS_LOAD_ADDR2		0x40010013
77*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
78*4882a593Smuzhiyun 	"netdev=eth0\0"				\
79*4882a593Smuzhiyun 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
80*4882a593Smuzhiyun 	"loadaddr=0x40010000\0"			\
81*4882a593Smuzhiyun 	"sbfhdr=sbfhdr.bin\0"			\
82*4882a593Smuzhiyun 	"uboot=u-boot.bin\0"			\
83*4882a593Smuzhiyun 	"load=tftp ${loadaddr} ${sbfhdr};"	\
84*4882a593Smuzhiyun 	"tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0"	\
85*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
86*4882a593Smuzhiyun 	"prog=sf probe 0:1 1000000 3;"		\
87*4882a593Smuzhiyun 	"sf erase 0 30000;"			\
88*4882a593Smuzhiyun 	"sf write ${loadaddr} 0 0x30000;"	\
89*4882a593Smuzhiyun 	"save\0"				\
90*4882a593Smuzhiyun 	""
91*4882a593Smuzhiyun #else
92*4882a593Smuzhiyun /* Atmel and Intel */
93*4882a593Smuzhiyun #ifdef CONFIG_SYS_ATMEL_BOOT
94*4882a593Smuzhiyun #	define CONFIG_SYS_UBOOT_END	0x0403FFFF
95*4882a593Smuzhiyun #elif defined(CONFIG_SYS_INTEL_BOOT)
96*4882a593Smuzhiyun #	define CONFIG_SYS_UBOOT_END	0x3FFFF
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
99*4882a593Smuzhiyun 	"netdev=eth0\0"				\
100*4882a593Smuzhiyun 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
101*4882a593Smuzhiyun 	"loadaddr=0x40010000\0"			\
102*4882a593Smuzhiyun 	"uboot=u-boot.bin\0"			\
103*4882a593Smuzhiyun 	"load=tftp ${loadaddr} ${uboot}\0"	\
104*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
105*4882a593Smuzhiyun 	"prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE)	\
106*4882a593Smuzhiyun 	" " __stringify(CONFIG_SYS_UBOOT_END) ";"		\
107*4882a593Smuzhiyun 	"era " __stringify(CONFIG_SYS_FLASH_BASE) " "		\
108*4882a593Smuzhiyun 	__stringify(CONFIG_SYS_UBOOT_END) ";"			\
109*4882a593Smuzhiyun 	"cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE)	\
110*4882a593Smuzhiyun 	" ${filesize}; save\0"			\
111*4882a593Smuzhiyun 	""
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* ATA configuration */
115*4882a593Smuzhiyun #define CONFIG_IDE_RESET	1
116*4882a593Smuzhiyun #define CONFIG_IDE_PREINIT	1
117*4882a593Smuzhiyun #define CONFIG_ATAPI
118*4882a593Smuzhiyun #undef CONFIG_LBA48
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXBUS		1
121*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXDEVICE	2
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define CONFIG_SYS_ATA_BASE_ADDR	0x90000000
124*4882a593Smuzhiyun #define CONFIG_SYS_ATA_IDE0_OFFSET	0
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O                            */
127*4882a593Smuzhiyun #define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
128*4882a593Smuzhiyun #define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers           */
129*4882a593Smuzhiyun #define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers                 */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Realtime clock */
132*4882a593Smuzhiyun #define CONFIG_MCFRTC
133*4882a593Smuzhiyun #undef RTC_DEBUG
134*4882a593Smuzhiyun #define CONFIG_SYS_RTC_OSCILLATOR	(32 * CONFIG_SYS_HZ)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Timer */
137*4882a593Smuzhiyun #define CONFIG_MCFTMR
138*4882a593Smuzhiyun #undef CONFIG_MCFPIT
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* I2c */
141*4882a593Smuzhiyun #define CONFIG_SYS_I2C
142*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
143*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	80000
144*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
145*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
146*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* DSPI and Serial Flash */
149*4882a593Smuzhiyun #define CONFIG_CF_DSPI
150*4882a593Smuzhiyun #define CONFIG_HARD_SPI
151*4882a593Smuzhiyun #define CONFIG_SYS_SBFHDR_SIZE		0x13
152*4882a593Smuzhiyun #ifdef CONFIG_CMD_SPI
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #	define CONFIG_SYS_DSPI_CTAR0		(DSPI_CTAR_TRSZ(7) | \
155*4882a593Smuzhiyun 					 DSPI_CTAR_PCSSCK_1CLK | \
156*4882a593Smuzhiyun 					 DSPI_CTAR_PASC(0) | \
157*4882a593Smuzhiyun 					 DSPI_CTAR_PDT(0) | \
158*4882a593Smuzhiyun 					 DSPI_CTAR_CSSCK(0) | \
159*4882a593Smuzhiyun 					 DSPI_CTAR_ASC(0) | \
160*4882a593Smuzhiyun 					 DSPI_CTAR_DT(1))
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* PCI */
164*4882a593Smuzhiyun #ifdef CONFIG_CMD_PCI
165*4882a593Smuzhiyun #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CACHE_LINE_SIZE	4
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_BUS		0xA0000000
170*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BUS
171*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_BUS		0xB1000000
174*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_PHYS		CONFIG_SYS_PCI_IO_BUS
175*4882a593Smuzhiyun #define CONFIG_SYS_PCI_IO_SIZE		0x01000000
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CFG_BUS		0xB0000000
178*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CFG_PHYS	CONFIG_SYS_PCI_CFG_BUS
179*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CFG_SIZE	0x01000000
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* FPGA - Spartan 2 */
183*4882a593Smuzhiyun /* experiment
184*4882a593Smuzhiyun #define CONFIG_FPGA
185*4882a593Smuzhiyun #define CONFIG_FPGA_COUNT	1
186*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_PROG_FEEDBACK
187*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_CHECK_CTRLC
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* Input, PCI, Flexbus, and VCO */
191*4882a593Smuzhiyun #define CONFIG_EXTRA_CLOCK
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define CONFIG_PRAM		2048	/* 2048 KB */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x10000)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0xFC000000
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * Low Level Configuration Settings
203*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
204*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*-----------------------------------------------------------------------
208*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
209*4882a593Smuzhiyun  */
210*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
211*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x8000	/* Size of used area in internal SRAM */
212*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL	0x221
213*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
214*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
215*4882a593Smuzhiyun #define CONFIG_SYS_SBFHDR_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - 32)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*-----------------------------------------------------------------------
218*4882a593Smuzhiyun  * Start addresses for the final memory configuration
219*4882a593Smuzhiyun  * (Set up by the startup code)
220*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
221*4882a593Smuzhiyun  */
222*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x40000000
223*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE1		0x48000000
224*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		256	/* SDRAM size in MB */
225*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1		0x65311610
226*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2		0x59670000
227*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL		0xEA0B2000
228*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD		0x40010000
229*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE		0x00010033
230*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_DRV_STRENGTH	0xAA
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
233*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF
236*4882a593Smuzhiyun #	define CONFIG_SERIAL_BOOT
237*4882a593Smuzhiyun #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_TEXT_BASE + 0x400)
238*4882a593Smuzhiyun #else
239*4882a593Smuzhiyun #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
242*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* Reserve 256 kB for malloc() */
245*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
249*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
250*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
251*4882a593Smuzhiyun  */
252*4882a593Smuzhiyun /* Initial Memory map for Linux */
253*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  * Configuration for environment
257*4882a593Smuzhiyun  * Environment is not embedded in u-boot. First time runing may have env
258*4882a593Smuzhiyun  * crc error warning if there is no correct environment on the flash.
259*4882a593Smuzhiyun  */
260*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF
261*4882a593Smuzhiyun #	define CONFIG_ENV_SPI_CS		1
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun #undef CONFIG_ENV_OVERWRITE
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /*-----------------------------------------------------------------------
266*4882a593Smuzhiyun  * FLASH organization
267*4882a593Smuzhiyun  */
268*4882a593Smuzhiyun #ifdef CONFIG_SYS_STMICRO_BOOT
269*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
270*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS1_BASE
271*4882a593Smuzhiyun #	define CONFIG_ENV_OFFSET		0x30000
272*4882a593Smuzhiyun #	define CONFIG_ENV_SIZE		0x2000
273*4882a593Smuzhiyun #	define CONFIG_ENV_SECT_SIZE	0x10000
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun #ifdef CONFIG_SYS_ATMEL_BOOT
276*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
277*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS0_BASE
278*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH1_BASE		CONFIG_SYS_CS1_BASE
279*4882a593Smuzhiyun #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x40000)
280*4882a593Smuzhiyun #	define CONFIG_ENV_SIZE		0x2000
281*4882a593Smuzhiyun #	define CONFIG_ENV_SECT_SIZE	0x10000
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun #ifdef CONFIG_SYS_INTEL_BOOT
284*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
285*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS0_BASE
286*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH1_BASE		CONFIG_SYS_CS1_BASE
287*4882a593Smuzhiyun #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x40000)
288*4882a593Smuzhiyun #	define CONFIG_ENV_SIZE		0x2000
289*4882a593Smuzhiyun #	define CONFIG_ENV_SECT_SIZE	0x20000
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
293*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_DRIVER	1
296*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
297*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
298*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_8BIT
299*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of memory banks */
300*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
301*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
302*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CHECKSUM
303*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
304*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_LEGACY
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #ifdef CONFIG_FLASH_CFI_LEGACY
307*4882a593Smuzhiyun #	define CONFIG_SYS_ATMEL_REGION		4
308*4882a593Smuzhiyun #	define CONFIG_SYS_ATMEL_TOTALSECT	11
309*4882a593Smuzhiyun #	define CONFIG_SYS_ATMEL_SECT		{1, 2, 1, 7}
310*4882a593Smuzhiyun #	define CONFIG_SYS_ATMEL_SECTSZ		{0x4000, 0x2000, 0x8000, 0x10000}
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun #endif
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun  * This is setting for JFFS2 support in u-boot.
316*4882a593Smuzhiyun  * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
317*4882a593Smuzhiyun  */
318*4882a593Smuzhiyun #ifdef CONFIG_CMD_JFFS2
319*4882a593Smuzhiyun #ifdef CF_STMICRO_BOOT
320*4882a593Smuzhiyun #	define CONFIG_JFFS2_DEV		"nor1"
321*4882a593Smuzhiyun #	define CONFIG_JFFS2_PART_SIZE	0x01000000
322*4882a593Smuzhiyun #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH2_BASE + 0x500000)
323*4882a593Smuzhiyun #endif
324*4882a593Smuzhiyun #ifdef CONFIG_SYS_ATMEL_BOOT
325*4882a593Smuzhiyun #	define CONFIG_JFFS2_DEV		"nor1"
326*4882a593Smuzhiyun #	define CONFIG_JFFS2_PART_SIZE	0x01000000
327*4882a593Smuzhiyun #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH1_BASE + 0x500000)
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun #ifdef CONFIG_SYS_INTEL_BOOT
330*4882a593Smuzhiyun #	define CONFIG_JFFS2_DEV		"nor0"
331*4882a593Smuzhiyun #	define CONFIG_JFFS2_PART_SIZE	(0x01000000 - 0x500000)
332*4882a593Smuzhiyun #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH0_BASE + 0x500000)
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*-----------------------------------------------------------------------
337*4882a593Smuzhiyun  * Cache Configuration
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE		16
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
342*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
343*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
344*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
345*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_BCINVA + CF_CACR_ICINVA)
346*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_INV		(CF_CACR_DCINVA)
347*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR2		(CONFIG_SYS_SDRAM_BASE | \
348*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
349*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
350*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_BEC | CF_CACR_IEC | \
351*4882a593Smuzhiyun 					 CF_CACR_ICINVA | CF_CACR_EUSP)
352*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_DCACR		((CONFIG_SYS_CACHE_ICACR | \
353*4882a593Smuzhiyun 					 CF_CACR_DEC | CF_CACR_DDCM_P | \
354*4882a593Smuzhiyun 					 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /*-----------------------------------------------------------------------
357*4882a593Smuzhiyun  * Memory bank definitions
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun  * CS0 - NOR Flash 1, 2, 4, or 8MB
361*4882a593Smuzhiyun  * CS1 - CompactFlash and registers
362*4882a593Smuzhiyun  * CS2 - CPLD
363*4882a593Smuzhiyun  * CS3 - FPGA
364*4882a593Smuzhiyun  * CS4 - Available
365*4882a593Smuzhiyun  * CS5 - Available
366*4882a593Smuzhiyun  */
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
369*4882a593Smuzhiyun  /* Atmel Flash */
370*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0x04000000
371*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x00070001
372*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00001140
373*4882a593Smuzhiyun /* Intel Flash */
374*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE		0x00000000
375*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK		0x01FF0001
376*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL		0x00000D60
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define CONFIG_SYS_ATMEL_BASE		CONFIG_SYS_CS0_BASE
379*4882a593Smuzhiyun #else
380*4882a593Smuzhiyun /* Intel Flash */
381*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0x00000000
382*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x01FF0001
383*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00000D60
384*4882a593Smuzhiyun  /* Atmel Flash */
385*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE		0x04000000
386*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK		0x00070001
387*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL		0x00001140
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define CONFIG_SYS_ATMEL_BASE		CONFIG_SYS_CS1_BASE
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* CPLD */
393*4882a593Smuzhiyun #define CONFIG_SYS_CS2_BASE		0x08000000
394*4882a593Smuzhiyun #define CONFIG_SYS_CS2_MASK		0x00070001
395*4882a593Smuzhiyun #define CONFIG_SYS_CS2_CTRL		0x003f1140
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /* FPGA */
398*4882a593Smuzhiyun #define CONFIG_SYS_CS3_BASE		0x09000000
399*4882a593Smuzhiyun #define CONFIG_SYS_CS3_MASK		0x00070001
400*4882a593Smuzhiyun #define CONFIG_SYS_CS3_CTRL		0x00000020
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #endif				/* _M54455EVB_H */
403